亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這是一個在CCS開發平臺上
?? H
?? 第 1 頁 / 共 3 頁
字號:

#ifndef DSP28_MCBSP_H
#define DSP28_MCBSP_H

//---------------------------------------------------------------------------
// McBSP Individual Register Bit Definitions:
//
// McBSP DRR2 register bit definitions:
struct  DRR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};                                                                 

union DRR2_REG {
   Uint16              all;
   struct DRR2_BITS  bit;
};

// McBSP DRR1 register bit definitions:
struct  DRR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};

union DRR1_REG {
   Uint16              all;
   struct DRR1_BITS  bit;
};

// McBSP DXR2 register bit definitions:
struct  DXR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};

union DXR2_REG {
   Uint16              all;
   struct DXR2_BITS  bit;
};

// McBSP DXR1 register bit definitions:
struct  DXR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};               

union DXR1_REG {
   Uint16              all;
   struct DXR1_BITS  bit;
};

// SPCR2 control register bit definitions:
struct  SPCR2_BITS {     // bit   description
   Uint16     XRST:1;      // 0     transmit reset
   Uint16     XRDY:1;      // 1     transmit ready
   Uint16     XEMPTY:1;    // 2     Transmit empty    
   Uint16     XSYNCERR:1;  // 3     Transmit syn errorINT flag
   Uint16     XINTM:2;     // 5:4   Transmit interrupt types
   Uint16     GRST:1;      // 6     CLKG reset     
   Uint16     FRST:1;      // 7     Frame sync reset
   Uint16     SOFT:1;      // 8     SOFT bit
   Uint16     FREE:1;      // 9     FREE bit
   Uint16     rsvd:6;      // 15:10 reserved
}; 

union SPCR2_REG {
   Uint16               all;
   struct SPCR2_BITS  bit;
};
         
// SPCR1 control register bit definitions:
struct  SPCR1_BITS {     // bit   description
   Uint16     RRST:1;      // 0     Receive reset
   Uint16     RRDY:1;      // 1     Receive  ready
   Uint16     REMPTY:1;    // 2     Receive  empty    
   Uint16     RSYNCERR:1;  // 7     Receive  syn errorINT flag
   Uint16     RINTM:2;     // 5:4   Receive  interrupt types
   Uint16     ABIS:1;      // 6     ABIS mode select     
   Uint16     DXENA:1;     // 7     DX hi-z enable     
   Uint16     rsvd:3;      // 10:8  reserved  
   Uint16     CLKSTP:2;    // 12:11 CLKSTOP mode bit
   Uint16     RJUST:2;     // 13:14 Right justified
   Uint16     DLB:1;       // 15    Digital loop back    reserved
}; 

union SPCR1_REG {
   Uint16              all;
   struct SPCR1_BITS bit;
};                                                               

// RCR2 control register bit definitions:
struct  RCR2_BITS {       // bit    description
   Uint16     RDATDLY:2;    // 1:0    Receive data delay
   Uint16     RFIG:1;       // 2      Receive  frame sync ignore
   Uint16     RCOMPAND:2;   // 4:3    Receive  Companding Mode selects
   Uint16     RWDLEN2:3;    // 7:5    Receive  word length   
   Uint16     RFRLEN2:7;    // 14:8   Receive  Frame sync
   Uint16     RPHASE:1;     // 15     Receive Phase
}; 

union RCR2_REG {
   Uint16             all;
   struct RCR2_BITS bit;
};
     
// RCR1 control register bit definitions:
struct  RCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved  
   Uint16     RWDLEN1:3;    // 7:5   Receive  word length   
   Uint16     RFRLEN1:7;    // 14:8  Receive  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union RCR1_REG {
   Uint16             all;
   struct RCR1_BITS bit;
};    

// XCR2 control register bit definitions:

struct  XCR2_BITS {       // bit    description
   Uint16     XDATDLY:2;    // 1:0    Transmit data delay
   Uint16     XFIG:1;       // 2      Transmit frame sync ignore
   Uint16     XCOMPAND:2;   // 4:3    Transmit Companding Mode selects
   Uint16     XWDLEN2:3;    // 7:5    Transmit  word length   
   Uint16     XFRLEN2:7;    // 14:8   Transmit  Frame sync
   Uint16     XPHASE:1;     // 15     Transmit Phase
}; 

union XCR2_REG {
   Uint16             all;
   struct XCR2_BITS bit;
};
     
// XCR1 control register bit definitions:
struct  XCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved      
   Uint16     XWDLEN1:3;    // 7:5   Transmit word length    
   Uint16     XFRLEN1:7;    // 14:8  Transmit  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union XCR1_REG {
   Uint16             all;
   struct XCR1_BITS bit;
};         

// SRGR2 Sample rate generator control register bit definitions:
struct  SRGR2_BITS {      // bit  description
   Uint16     FPER:12;      // 11:0 Frame period
   Uint16     FSGM:1;       // 12   Frame sync generator mode 
   Uint16     CLKSM:1;      // 13   Sample rate generator mode
   Uint16     CLKSP:1;      // 14   Reserved in this McBSP  
   Uint16     GYSNC:1;      // 15   CLKG sync   
}; 

union  SRGR2_REG {
   Uint16                all;
   struct  SRGR2_BITS  bit;
};

// SRGR1 control register bit definitions:
struct  SRGR1_BITS {      // bit   description
   Uint16     CLKGDV:8;     // 7:0   CLKG divider 
   Uint16     FWID:8;       // 15:8  Frame width
}; 

union  SRGR1_REG {
   Uint16                all;
   struct  SRGR1_BITS  bit;
};

// MCR2 Multichannel control register bit definitions:
struct  MCR2_BITS {       // bit   description
   Uint16     XMCM:2;       // 1:0   Transmit multichannel mode      
   Uint16     XCBLK:3;      // 2:4   Transmit current block    
   Uint16     XPABLK:2;     // 5:6   Transmit partition A Block 
   Uint16     XPBBLK:2;     // 7:8   Transmit partition B Block 
   Uint16     XMCME:1;      // 9     Transmit multi-channel enhance mode 
   Uint16     rsvd:6;       // 15:10 reserved  
}; 

union  MCR2_REG {
   Uint16               all;
   struct  MCR2_BITS  bit;
};
      
// MCR1 Multichannel control register bit definitions:
struct  MCR1_BITS {       // bit   description
   Uint16     RMCM:1;       // 0     Receive multichannel mode  
   Uint16     rsvd:1;       // 1     reserved     
   Uint16     RCBLK:3;      // 4:2   Receive current block    
   Uint16     RPABLK:2;     // 6:5   Receive partition A Block 
   Uint16     RPBBLK:2;     // 7:8   Receive partition B Block 
   Uint16     RMCME:1;      // 9     Receive multi-channel enhance mode 
   Uint16     rsvd1:6;      // 15:10 reserved   
}; 

union  MCR1_REG {
   Uint16               all;
   struct  MCR1_BITS  bit;
};
 
// RCERA control register bit definitions:
struct  RCERA_BITS {       // bit description
   Uint16     RCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEA15:1;      // 15  Receive Channel enable bit 
}; 

union RCERA_REG {
   Uint16                all;
   struct  RCERA_BITS  bit;
};  

// RCERB control register bit definitions:
struct  RCERB_BITS {       // bit description
   Uint16     RCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
自拍视频在线观看一区二区| 日韩午夜激情电影| 国产一区二区在线免费观看| 午夜一区二区三区在线观看| 亚洲一区电影777| 亚洲日本va午夜在线影院| 日本一区二区三区免费乱视频| 欧美一级片在线| 91精品国产91久久久久久一区二区| 91福利视频在线| 欧美色视频一区| 91精品国产综合久久久久| 欧美精品在线视频| 日韩欧美一区二区三区在线| 欧美一二三四区在线| 精品国产免费久久| 国产性色一区二区| 国产精品理论片在线观看| 国产精品国产a| 亚洲午夜一区二区三区| 首页国产欧美久久| 激情小说亚洲一区| 99久久国产综合色|国产精品| 91看片淫黄大片一级在线观看| 色婷婷av一区二区| 3atv一区二区三区| 久久先锋影音av| 亚洲区小说区图片区qvod| 亚洲国产精品久久久久婷婷884| 日韩国产欧美一区二区三区| 国产美女娇喘av呻吟久久| 成人激情小说乱人伦| 欧美日韩在线亚洲一区蜜芽| 精品国产sm最大网站免费看| 成人欧美一区二区三区1314| 日韩精品亚洲一区| eeuss鲁一区二区三区| 欧美日韩一区不卡| 欧美极品美女视频| 日韩国产一区二| 不卡av电影在线播放| 91精品国产综合久久香蕉麻豆| 国产日韩欧美亚洲| 日本成人超碰在线观看| 91网站视频在线观看| 日韩精品一区二区三区在线| 日韩毛片高清在线播放| 男人操女人的视频在线观看欧美| 成人开心网精品视频| 日韩一区二区免费在线观看| 亚洲色图另类专区| 国产成人在线看| 欧美一区二区日韩一区二区| 亚洲美女视频在线| 国产69精品久久久久毛片| 欧美一区二区在线视频| 一区二区三区欧美视频| 国产精品1区2区| 日韩视频免费观看高清完整版| 中文字幕日韩一区二区| 国产精品综合一区二区| 91精品欧美一区二区三区综合在 | 欧美性受极品xxxx喷水| 久久嫩草精品久久久久| 蜜桃视频一区二区三区| 欧美性淫爽ww久久久久无| 亚洲丝袜美腿综合| 99国产一区二区三精品乱码| 久久久777精品电影网影网| 麻豆91精品视频| 欧美日韩www| 亚洲成人av一区二区三区| 在线观看不卡视频| 一区二区三区在线高清| 色狠狠一区二区三区香蕉| 国产精品久久久久久妇女6080| 国产成人亚洲综合a∨婷婷| 26uuu国产日韩综合| 精品亚洲porn| 国产欧美日韩不卡免费| 韩国毛片一区二区三区| 精品国产网站在线观看| 国产精品自在在线| 久久精子c满五个校花| 高清在线不卡av| 亚洲三级免费电影| 色婷婷综合久久久久中文| 亚洲少妇屁股交4| 欧美三级资源在线| 轻轻草成人在线| 欧美精品一区二| 国产69精品一区二区亚洲孕妇| 国产精品久久久久7777按摩| aa级大片欧美| 夜夜嗨av一区二区三区网页| 欧美老人xxxx18| 开心九九激情九九欧美日韩精美视频电影 | av成人免费在线| 一区二区三区中文字幕在线观看| 精品污污网站免费看| 日韩va亚洲va欧美va久久| 久久久久久久久久久久电影| av网站免费线看精品| 无码av免费一区二区三区试看| 日韩久久久精品| 成人在线视频首页| 亚洲成人www| 日本一区二区三区高清不卡| 91黄色免费看| 国产在线乱码一区二区三区| 国产精品乱码一区二区三区软件| 欧美亚洲动漫制服丝袜| 狠狠色综合日日| 亚洲夂夂婷婷色拍ww47| 欧美mv日韩mv国产| 色菇凉天天综合网| 国内精品不卡在线| 亚洲激情图片小说视频| 精品对白一区国产伦| 欧美最新大片在线看| 国产精品一区不卡| 爽好多水快深点欧美视频| 国产精品久久久久婷婷| 91精品国产综合久久精品app | 国产精品国产三级国产| 日韩一二三区不卡| 欧美精品丝袜中出| 99精品欧美一区二区三区小说 | 99国产欧美另类久久久精品| 另类成人小视频在线| 一区二区三区精品视频| 国产视频亚洲色图| 91精品综合久久久久久| 色综合久久88色综合天天6 | 国产精品美女久久久久久久久 | 亚洲国产精品一区二区www在线| 国产午夜精品在线观看| 日韩一级在线观看| 欧美午夜精品免费| 99视频精品全部免费在线| 国产91丝袜在线播放0| 久久99精品国产| 免费人成精品欧美精品| 五月天中文字幕一区二区| 亚洲久本草在线中文字幕| 国产精品人人做人人爽人人添| 久久网站热最新地址| 精品美女在线播放| 欧美mv日韩mv| 日韩欧美高清一区| 欧美变态口味重另类| 91精品在线麻豆| 欧美一级二级在线观看| 91精品国产麻豆国产自产在线 | 国产精品一区二区男女羞羞无遮挡 | 91高清视频免费看| 91福利资源站| 欧美日韩综合不卡| 欧美老年两性高潮| 91精品蜜臀在线一区尤物| 91精品国产乱码| 日韩一区二区三免费高清| 欧美mv日韩mv| 久久久精品天堂| 自拍偷拍国产亚洲| 一区二区三区日韩精品| 亚洲成a人片综合在线| 日本欧美一区二区在线观看| 老司机免费视频一区二区三区| 久久99国产精品尤物| 国产大陆a不卡| 91丨porny丨国产| 欧美性生活一区| 欧美成人一区二区三区| 国产无遮挡一区二区三区毛片日本| 久久精品亚洲精品国产欧美| 中文字幕日本不卡| 亚洲v精品v日韩v欧美v专区| 免费在线观看成人| 国产一区二区三区观看| 99久精品国产| 在线播放欧美女士性生活| 久久青草欧美一区二区三区| 国产精品不卡一区二区三区| 亚洲精品v日韩精品| 麻豆精品国产传媒mv男同 | 国产精品久久久久天堂| 亚洲国产婷婷综合在线精品| 日韩av在线发布| 国产成人免费在线视频| 色狠狠桃花综合| 久久一留热品黄| 亚洲欧美日韩中文播放| 麻豆精品国产91久久久久久| 99riav久久精品riav| 欧美一级片在线| 一区二区三区 在线观看视频| 国产自产2019最新不卡| 91福利国产精品| 国产日韩高清在线|