亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這是一個在CCS開發平臺上
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
丁香激情综合国产| 一区二区三区欧美日| 美腿丝袜亚洲色图| 欧美电影一区二区| 男女性色大片免费观看一区二区| 在线不卡免费欧美| 日本aⅴ免费视频一区二区三区| 日韩一区二区三区在线观看| 精品一区二区免费视频| 久久久精品tv| 91香蕉国产在线观看软件| 一区二区三区自拍| 久久色成人在线| 国产91富婆露脸刺激对白| 亚洲欧美日韩综合aⅴ视频| 欧美怡红院视频| 久久国产精品露脸对白| 久久久久久久久久久久电影| 99热国产精品| 三级久久三级久久| 精品国产一区久久| av在线不卡电影| 亚洲国产一区二区三区| 精品久久久久99| 91婷婷韩国欧美一区二区| 午夜精品123| 国产婷婷一区二区| 在线欧美日韩精品| 国产老女人精品毛片久久| 亚洲欧洲日产国产综合网| 欧美日产在线观看| 成人av电影在线| 午夜精品福利久久久| 日本一区二区不卡视频| 欧美日韩激情一区二区| 高清不卡在线观看| 免费看欧美美女黄的网站| 成人免费一区二区三区在线观看 | 久久99精品国产| 国产亚洲欧美日韩俺去了| 在线视频中文字幕一区二区| 激情六月婷婷久久| 亚洲国产一区二区a毛片| 国产欧美日韩不卡| 日韩一级二级三级| 欧美亚日韩国产aⅴ精品中极品| 狠狠久久亚洲欧美| 日韩国产欧美一区二区三区| 国产精品久久二区二区| 日韩午夜在线观看| 欧美三级一区二区| 91首页免费视频| 国产精品一二三在| 日韩精品成人一区二区三区| 亚洲视频1区2区| 一区二区三区免费看视频| 26uuu欧美日本| 337p亚洲精品色噜噜狠狠| 色哟哟在线观看一区二区三区| 国产乱码一区二区三区| 美女性感视频久久| 三级久久三级久久久| 亚洲一区在线免费观看| 亚洲免费观看视频| 国产精品欧美久久久久无广告 | 久久久久久麻豆| 欧美一区二视频| 欧美日韩精品一区视频| 在线观看日韩高清av| 色婷婷亚洲综合| 一本色道亚洲精品aⅴ| 不卡一区二区三区四区| 丁香天五香天堂综合| 国产精品一区一区三区| 国产揄拍国内精品对白| 久久99久久久久久久久久久| 奇米影视在线99精品| 免费在线看成人av| 久久精品国产网站| 精品综合免费视频观看| 久久精品二区亚洲w码| 蜜桃av一区二区三区| 精品中文字幕一区二区小辣椒| 免费欧美在线视频| 久久99精品国产.久久久久| 毛片基地黄久久久久久天堂| 美国一区二区三区在线播放| 激情另类小说区图片区视频区| 激情久久五月天| 成人教育av在线| 一本色道综合亚洲| 欧美日韩国产综合一区二区 | 婷婷久久综合九色综合绿巨人| 亚洲国产日产av| 日本系列欧美系列| 紧缚捆绑精品一区二区| 高清视频一区二区| 91黄色免费网站| 欧美美女喷水视频| 精品黑人一区二区三区久久| 日本一二三四高清不卡| 亚洲欧美日韩中文字幕一区二区三区 | 亚洲天堂免费看| 亚洲综合免费观看高清完整版 | 国产精品久久三| 洋洋成人永久网站入口| 美女一区二区久久| 丁香婷婷综合色啪| 欧美人与z0zoxxxx视频| 久久综合色播五月| 一区二区三区中文字幕在线观看| 色偷偷一区二区三区| 欧美日韩国产一级| 久久青草欧美一区二区三区| 中文字幕一区二区三区不卡| 亚洲午夜免费福利视频| 精品影院一区二区久久久| 99re在线精品| 国产亚洲一本大道中文在线| 亚洲乱码中文字幕综合| 久久精品国产免费| 色综合av在线| 亚洲精品一区二区三区福利 | wwwwxxxxx欧美| 一区二区三区免费观看| 九九**精品视频免费播放| 色婷婷综合久久久久中文一区二区| 正在播放亚洲一区| 国产精品夫妻自拍| 精品综合久久久久久8888| 色av一区二区| 久久久久久9999| 日韩精品高清不卡| 色哟哟欧美精品| 久久久久久久久蜜桃| 天天色综合成人网| 91免费版pro下载短视频| 亚洲精品在线观看网站| 亚洲成人av一区| 99精品在线观看视频| 久久精品综合网| 美女视频一区在线观看| 欧美体内she精视频| 亚洲欧美在线视频观看| 国模套图日韩精品一区二区| 欧美视频在线观看一区二区| 国产精品另类一区| 国产精品一区三区| 91精品国产手机| 亚洲777理论| 在线观看日韩精品| 亚洲精品欧美综合四区| 成人永久看片免费视频天堂| 精品理论电影在线| 日本 国产 欧美色综合| 欧美日韩国产综合草草| 亚洲综合视频网| 色琪琪一区二区三区亚洲区| 国产精品国产三级国产普通话三级 | 日韩精品资源二区在线| 丝袜脚交一区二区| 欧美美女bb生活片| 天天综合日日夜夜精品| 欧美写真视频网站| 亚洲高清免费视频| 欧美亚洲一区二区在线| 亚洲综合久久av| 欧美日韩亚洲丝袜制服| 亚洲电影中文字幕在线观看| 欧美日韩一区小说| 午夜免费久久看| 7777女厕盗摄久久久| 日韩国产欧美在线视频| 日韩视频在线永久播放| 精品无人区卡一卡二卡三乱码免费卡 | 亚洲国产精华液网站w | 99国产一区二区三精品乱码| 国产精品每日更新在线播放网址| 成人高清免费观看| 亚洲精品欧美综合四区| 欧美日韩一二三区| 美女视频一区在线观看| 久久久五月婷婷| 成人午夜免费av| 一区二区在线观看视频| 911精品国产一区二区在线| 日韩av中文字幕一区二区三区| 日韩欧美久久久| 国产精品1区2区| 亚洲欧美电影一区二区| 欧美日韩成人一区二区| 国内成人自拍视频| 中文字幕在线不卡一区| 欧美日韩一级片网站| 久久激情五月激情| 国产精品亲子伦对白| 欧美日韩综合在线| 国产一区二区福利视频| 亚洲日本va午夜在线影院| 欧美精品乱码久久久久久|