亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? DE2板子附帶的SRAM IPCORE 有興趣的朋友可以下載
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产裸拍裸体视频在线观看乱了| 亚洲黄色在线视频| 91网址在线看| 美国av一区二区| 亚洲欧美电影一区二区| www国产成人| 7777精品久久久大香线蕉| 本田岬高潮一区二区三区| 九一久久久久久| 性做久久久久久久免费看| 综合久久一区二区三区| 精品国产91九色蝌蚪| 欧美日韩精品一区二区三区四区 | 中文字幕乱码日本亚洲一区二区| 欧美日韩中文一区| 94色蜜桃网一区二区三区| 国产精品资源在线观看| 免费精品视频在线| 调教+趴+乳夹+国产+精品| 亚洲精品中文字幕乱码三区| 中文在线一区二区| 久久伊人蜜桃av一区二区| 51精品秘密在线观看| 欧美午夜精品一区二区三区| 99久久精品国产毛片| 成人高清视频免费观看| 国产乱码精品一区二区三区五月婷| 丝袜美腿亚洲色图| 性做久久久久久久免费看| 亚洲色图在线视频| 亚洲婷婷在线视频| 日韩毛片一二三区| 亚洲视频网在线直播| 自拍偷拍亚洲综合| 亚洲图片你懂的| 亚洲精品美国一| 一区二区三区不卡视频| 一区二区国产视频| 亚洲黄色在线视频| 香港成人在线视频| 午夜精品福利一区二区三区av| 一区二区三区日本| 亚洲va韩国va欧美va精品| 五月婷婷欧美视频| 日韩va亚洲va欧美va久久| 免费观看日韩电影| 国产综合色视频| 国产成人免费9x9x人网站视频| 国产精品资源在线| 成人av免费网站| 日本高清视频一区二区| 欧美自拍偷拍一区| 欧美日产国产精品| 欧美一区二区三区人| 精品理论电影在线观看| 久久综合色播五月| 国产精品天天摸av网| 亚洲视频综合在线| 亚洲午夜在线视频| 日本午夜精品视频在线观看| 国产尤物一区二区在线| 不卡电影一区二区三区| 91久久精品一区二区三| 91精品国产综合久久福利| 精品国产乱码久久久久久浪潮| 国产日韩三级在线| 亚洲精品国产一区二区三区四区在线| 午夜久久久久久久久久一区二区| 激情综合网天天干| 99久久免费国产| 在线播放中文一区| 国产午夜精品美女毛片视频| 亚洲欧美日韩中文字幕一区二区三区| 婷婷综合另类小说色区| 黑人巨大精品欧美一区| 色综合天天综合在线视频| 欧美高清视频www夜色资源网| wwww国产精品欧美| 亚洲自拍偷拍av| 经典三级一区二区| 在线观看视频欧美| 久久精品夜色噜噜亚洲aⅴ| 亚洲最大成人综合| 韩国一区二区三区| 欧美伊人久久大香线蕉综合69| 日韩精品一区二区三区三区免费| 国产精品福利电影一区二区三区四区| 亚洲国产精品尤物yw在线观看| 国产美女娇喘av呻吟久久 | 日韩欧美二区三区| 亚洲欧美一区二区三区孕妇| 蜜桃av一区二区在线观看| 99亚偷拍自图区亚洲| 日韩一级二级三级| 亚洲与欧洲av电影| 成人免费视频app| 日韩欧美黄色影院| 亚洲第一福利一区| 97超碰欧美中文字幕| 欧美精品一区二区三区视频| 亚洲国产乱码最新视频| 成人av资源下载| 欧美电影免费观看高清完整版在 | 亚洲精品你懂的| 粉嫩高潮美女一区二区三区| 91精品国产91久久久久久一区二区| 中文字幕av免费专区久久| 美女一区二区三区| 欧美日韩美女一区二区| 亚洲欧美怡红院| 国产成人av一区二区三区在线 | 91精品免费观看| 亚洲综合久久久| 99久久国产综合精品色伊| 日韩你懂的在线观看| 天天影视色香欲综合网老头| 国产精品成人网| 国产精品高潮久久久久无| 久久精品国内一区二区三区| 欧美精品久久99久久在免费线 | 精品一区二区精品| 欧美一级片在线观看| 亚洲va欧美va天堂v国产综合| 99久久精品国产导航| 中文久久乱码一区二区| 大桥未久av一区二区三区中文| 精品久久免费看| 精品一区二区在线视频| 欧美一级生活片| 日本强好片久久久久久aaa| 91麻豆精品国产自产在线观看一区| 亚洲国产精品久久久男人的天堂| 91亚洲精品久久久蜜桃网站 | 裸体歌舞表演一区二区| 欧美一级黄色大片| 日韩精品三区四区| 555www色欧美视频| 日韩av一级片| 日韩午夜av一区| 国产一区二区成人久久免费影院| 久久综合色一综合色88| 国产精品亚洲一区二区三区妖精| 久久久亚洲高清| 成人免费va视频| 亚洲欧美日韩精品久久久久| 色婷婷亚洲综合| 亚洲电影欧美电影有声小说| 欧美日韩高清一区二区三区| 欧美aⅴ一区二区三区视频| 欧美不卡一二三| 从欧美一区二区三区| 最近中文字幕一区二区三区| 在线观看91视频| 爽好多水快深点欧美视频| 日韩一区二区在线免费观看| 国产一区在线不卡| 中文字幕中文字幕一区二区| av电影天堂一区二区在线| 一区二区成人在线| 欧美一级精品大片| 成人午夜视频在线观看| 亚洲免费大片在线观看| 欧美日韩久久不卡| 精品一区二区影视| 欧美激情一区二区三区蜜桃视频| 91在线高清观看| 石原莉奈一区二区三区在线观看| 欧美一区二区大片| 成人精品免费看| 亚洲午夜视频在线| 精品国产伦一区二区三区免费| 成人小视频在线观看| 亚洲成av人片| 国产亚洲美州欧州综合国| 在线一区二区三区| 美女诱惑一区二区| 中文字幕一区二区三区蜜月| 4438亚洲最大| 成人sese在线| 免费一级欧美片在线观看| 国产精品乱码久久久久久| 欧美日韩亚洲综合| 国产白丝网站精品污在线入口| 亚洲成人免费影院| 欧美国产精品一区| 69久久夜色精品国产69蝌蚪网| 成人免费va视频| 九九久久精品视频| 亚洲综合网站在线观看| 久久婷婷成人综合色| 欧美日韩成人在线| 成人性视频免费网站| 蜜臀久久久久久久| 依依成人综合视频| 国产婷婷一区二区| 欧美一区二区三区免费| 色综合天天综合网天天看片| 国产乱子轮精品视频| 奇米一区二区三区| 亚洲午夜免费电影|