亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? rxcver.v

?? 串口源碼,實現接收發送功能,簡單易懂,配仿真源程序
?? V
字號:
/*******************************************************************
 *
 *    DESCRIPTION: UART receiver module. 
 *
 *    AUTHOR: Thomas Oelsner
 *
 *    HISTORY: 10/04/96    
 *
 *******************************************************************/
module rxcver (mclkx16, read, rx, reset, rxrdy, parityerr, framingerr, overrun, data);

input       mclkx16;		// Input clock, 16 x baudrate clock used for synchronisation.
input       read;			// Read strobe.
input	      rx;		  	// Receive input line.  
input	      reset;		// Global Reset.


// receive status & error signals
output      rxrdy;		   						   // Received data ready to be read.
output      parityerr; 		reg	parityerr;	   // Receiver parity error detected.
output      framingerr;		reg	framingerr;	   // Receiver framing error detected.
output      overrun;			reg	overrun;		   // Receiver overrun error detected. 

// 8 bit latched output data bus.
output      [7:0] data;		reg 	[7:0]data;	   // 8 bit output data bus

// Internal control signals.
reg         [3:0] rxcnt;    						   // Count of clock cycles
reg         rx1, read1, read2, idle1, hunt;     // Delayed versions of rx, read, idle, and last hunting for start bit flag.

// Receive shift register bits
reg			[7:0] rhr;	         // Receive hold register
reg 			[7:0] rsr;  	      // Receive seriel -> parallel shift register
reg    		rxparity;	         // Parity bit of received data
reg   		paritygen;		      // Generated parity of received data
reg      	rxstop;	   	      // Stop bit of received data
//wire		   paritymode = 1'b1; 	// Initializing to 1 = odd parity, 0 = even parity. 


// Receive clock and control signals.
reg       	rxclk;     				// Receive data shift clock
reg      	idle;     	   		// 1'b1 when receiver is idling
reg   		rxdatardy;     		// 1'b1 when data is ready to be read


// Idle requires async preset since it is clocked by rxclk, and it's  
// value determines whether rxclk gets generated or not. 
// Idle goes low when shifting in data. This is ensured because all bits 
// of rsr are preset to all 1's when idle is high. Idle goes high again 
// when rsr[0] = 0, i.e. when the low "rxstop" bit reach rsr[0]. 
// Next rising edge of rxclk preset idle to high again, and generation of 
// rxclk is disabled.
	
always @(posedge rxclk or posedge reset)
   begin
   	if (reset)
      	idle <= 1'b1;
      else 
      	idle <= !idle && !rsr[0];
	end

// Synchronizing rxclk to the centerpoint of low leading startbit.
always @(posedge mclkx16)
begin

	// A start bit is eight clock times with rx=0 after a falling edge of rx. 
	if (reset)
	    hunt <= 1'b0;
	else if (idle && !rx && rx1 )	
	    	hunt <= 1'b1;					// Start hunting when idle and falling edge of rx is found.
	else if (!idle || rx )			
	    	hunt <= 1'b0;					// Stop hunting when shifting in data, or a 1 is found on rx.
   
   if (!idle || hunt)					
	   rxcnt <= rxcnt + 1;				// Count clocks when not idle, or hunting for start bit.
	else										
	   rxcnt <= 4'b0001;					// hold at 1, when idle and waiting for falling edge of rx.

   rx1 <= rx;								// delay rx one cycle of mclkx16, used for edge detection.
   
   rxclk <= rxcnt[3];               // rxclk = mclkx16 divided by 16. First rising edge of rxclk occures
												// always at the centerpoint of the low leading startbit.
end


// This task reset internal bit of receiver, when no data are received.
task idle_reset;
		begin
	   rsr        <= 8'b11111111;		// All 1's ensure that idle stays low during data shifting.
	   rxparity   <= 1'b1;        	// Preset to high to ensure idle = 0 during data shifting.          
//	   paritygen  <= paritymode;		// Preset paritygen to parity mode.
		paritygen  <= 1'b1;           // Preset to 1 => odd parity mode, 0 => even parity mode.
	   rxstop     <= 1'b0;         	// Forces idle = 1, when rsr[0] gets rxstop bit. 
	   end									   
endtask


// This task executes sampling & shifting of data, and generates parity result.
task shift_data;
	begin                               														
   	rsr         <= rsr >> 1;            // Right shift receive shift register.     
      rsr[7]      <= rxparity;            // Load rsr[7] with rxparity.
      rxparity    <= rxstop;              // Load rxparity with rxstop.
      rxstop      <= rx;                  // Load rxstop with rx. At 1'st shift rxstop gets low "start bit". 
      paritygen   <= paritygen ^ rxstop;  // Generate parity as data are shifted.
 	end
endtask


// When not idling, sample data at the rx input, and generate parity.
always @(posedge rxclk or posedge reset)
if (reset)
	idle_reset;		// Reset internal bits.
else
  	begin												      
	if (idle)
		idle_reset;	// Reset internal bits.
	else
		shift_data;	// Shift data and generate parity.
	end


// Generate status & error flags.
always @(posedge mclkx16 or posedge reset)
if (reset) 
	begin
	rhr         <= 8'h00;
	rxdatardy 	<= 1'b0;
	overrun		<= 1'b0;
	parityerr   <= 1'b0;
	framingerr	<= 1'b0;
	idle1       <= 1'b1; 
	read2       <= 1'b1; 
	read1       <= 1'b1; 
	end
else	
	begin
	if (idle && !idle1)				   // Look for rising edge of idle and update output registers.
	 	begin
		if (rxdatardy)
			overrun <= 1'b1;				// Overrun error, if previous data still in holding register.
		else
			begin
			overrun <= 1'b0;				// No overrun error, since holding register is empty.
			rhr <= rsr;					   // Update holding register with contens of shift register.
			parityerr <= paritygen;    // paritygen = 1, if parity error.
			framingerr <=  !rxstop;		// Framingerror, if stop bit is not 1.
			rxdatardy <= 1'b1;			// Data is ready for reading flag.
			end
		end
 	   
	if (!read2 &&  read1)
		begin 								// Clear error and data registers when data is read.
	   rxdatardy  <= 1'b0;
	   parityerr  <= 1'b0;
	   framingerr <= 1'b0;
	   overrun    <= 1'b0;
	   end 

	idle1 <= idle;				         // idle delayed 1 cycle for edge detect.
	read2 <= read1;	   				// 2 cycle delayed version of read, used for edge detection.
	read1 <= read;							// 1 cycle delayed version of read, used for edge detection.
   end

assign    rxrdy = rxdatardy;		   // Receive data ready output signal

always @(read or rhr)				   //Latch data output when read goes low.
if (~read) 
	data = rhr; 

endmodule

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品青草久久| 亚洲欧洲国产日本综合| 成人av综合一区| 日韩中文字幕91| 国产精品伦一区二区三级视频| 欧美综合色免费| 国产1区2区3区精品美女| 亚洲超丰满肉感bbw| 中文字幕制服丝袜成人av| 日韩一二三区视频| 欧美网站一区二区| 99精品国产视频| 激情久久久久久久久久久久久久久久 | 青娱乐精品在线视频| 国产精品美女久久久久久久久久久| 欧美丰满一区二区免费视频| www.色综合.com| 国产精品一区二区久久不卡| 天天做天天摸天天爽国产一区| 亚洲人123区| 国产精品毛片久久久久久| 欧美成人在线直播| 欧美久久免费观看| 欧美亚洲国产一区在线观看网站| 粉嫩aⅴ一区二区三区四区| 狠狠色丁香九九婷婷综合五月| 性做久久久久久| 亚洲一区二区三区四区不卡| 亚洲欧洲精品一区二区精品久久久| 亚洲精品一区二区三区蜜桃下载| 51久久夜色精品国产麻豆| 欧美日韩国产三级| 欧美日韩国产区一| 在线电影院国产精品| 91久久奴性调教| 日本韩国精品在线| 91亚洲精品乱码久久久久久蜜桃| 成人午夜在线免费| 9l国产精品久久久久麻豆| 国产成人鲁色资源国产91色综| 国产在线视频一区二区三区| 极品少妇一区二区| 激情综合网激情| 国产在线精品一区二区| 国产乱妇无码大片在线观看| 国产一区二区免费看| 国产一区二区三区精品欧美日韩一区二区三区 | 奇米影视7777精品一区二区| 日韩电影一二三区| 久色婷婷小香蕉久久| 美女爽到高潮91| 精彩视频一区二区| 国产精品一二三| 成人免费视频免费观看| 91香蕉视频污| 欧美性色欧美a在线播放| 欧美日韩亚洲综合在线| 91精品婷婷国产综合久久性色| 欧美一区二区三区四区视频| 日韩免费视频线观看| 久久人人97超碰com| 国产精品色呦呦| 亚洲精品日日夜夜| 日韩国产欧美三级| 国产精品一线二线三线| 成人动漫一区二区三区| 欧美亚洲另类激情小说| 欧美大片在线观看一区| 国产精品视频麻豆| 亚洲丰满少妇videoshd| 开心九九激情九九欧美日韩精美视频电影| 激情小说欧美图片| 91一区二区三区在线播放| 欧美精品色一区二区三区| 精品女同一区二区| 亚洲欧美在线观看| 天堂va蜜桃一区二区三区漫画版 | 午夜一区二区三区视频| 久久99国产精品麻豆| 成人亚洲一区二区一| 欧美视频一区二区三区在线观看| 亚洲国产wwwccc36天堂| 极品尤物av久久免费看| 色综合天天综合给合国产| 欧美一区二区三区色| 中文字幕精品综合| 日韩综合一区二区| 97se狠狠狠综合亚洲狠狠| 91精品国产综合久久精品图片| 久久精品一区八戒影视| 亚洲国产成人91porn| 国产成人av影院| 在线播放一区二区三区| 国产精品热久久久久夜色精品三区 | 美女免费视频一区| 91免费国产视频网站| 日韩欧美在线一区二区三区| 中文字幕亚洲视频| 狠狠色狠狠色综合日日91app| 91片黄在线观看| 国产三级一区二区| 日本午夜一本久久久综合| 99国内精品久久| 久久久噜噜噜久久中文字幕色伊伊| 1024成人网| 国产一区久久久| 欧美日韩国产天堂| 亚洲精品精品亚洲| 成人精品免费视频| 精品国偷自产国产一区| 日韩精品一区第一页| 99久久久久久| 国产色婷婷亚洲99精品小说| 日韩在线一二三区| 欧美性大战久久久久久久| 国产精品毛片久久久久久久| 国产真实乱偷精品视频免| 91精品免费观看| 91在线视频免费91| 国产日韩欧美综合一区| 老司机免费视频一区二区| 精品视频999| 亚洲综合色自拍一区| 91在线免费播放| 国产精品久久久久桃色tv| 国产精品自拍三区| 精品嫩草影院久久| 久久国产成人午夜av影院| 7777女厕盗摄久久久| 天天影视色香欲综合网老头| 欧美三级中文字幕| 亚洲不卡一区二区三区| 欧美午夜精品一区二区蜜桃| 有码一区二区三区| 色94色欧美sute亚洲线路一ni| 国产精品久久久久影院老司 | 午夜电影网一区| 欧美人成免费网站| 日韩国产一区二| 制服丝袜av成人在线看| 蜜臀av国产精品久久久久| 欧美va亚洲va在线观看蝴蝶网| 免费日本视频一区| 欧美成人在线直播| 国产乱子轮精品视频| 国产日韩欧美高清在线| 丁香六月综合激情| 一区免费观看视频| 色综合欧美在线| 亚洲一区二区欧美日韩| 在线成人午夜影院| 久久精品久久精品| 久久蜜桃av一区精品变态类天堂| 国产一区久久久| 自拍偷拍欧美激情| 欧美中文字幕亚洲一区二区va在线 | 在线影视一区二区三区| 亚洲高清一区二区三区| 欧美一卡2卡3卡4卡| 国产中文字幕精品| 日韩理论片网站| 欧美日本一区二区三区四区| 日本成人超碰在线观看| 久久五月婷婷丁香社区| 成人av网站在线| 亚洲v中文字幕| 精品久久一区二区| 成人激情黄色小说| 亚洲一区二区三区四区五区中文| 日韩一级视频免费观看在线| 国产成人免费在线观看| 亚洲色图清纯唯美| 337p亚洲精品色噜噜噜| 日韩午夜三级在线| 国产精品一区在线观看你懂的| 亚洲欧洲在线观看av| 欧美三级电影一区| 精品一区二区精品| 亚洲理论在线观看| 欧美成人乱码一区二区三区| 高清在线观看日韩| 午夜一区二区三区视频| 国产女同性恋一区二区| 欧美日韩精品二区第二页| 国产久卡久卡久卡久卡视频精品| 一区二区三区成人| 久久久精品tv| 欧美日韩精品一区二区天天拍小说| 九九久久精品视频| 一区二区久久久久| wwwwxxxxx欧美| 欧美日韩国产一二三| 成人免费的视频| 六月丁香婷婷色狠狠久久| 亚洲蜜臀av乱码久久精品蜜桃| 日韩欧美中文字幕精品| 色综合久久88色综合天天| 国产一区美女在线| 免费精品99久久国产综合精品| 亚洲欧美日韩小说|