亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pciehp_hpc.c

?? h內核
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* * PCI Express PCI Hot Plug Driver * * Copyright (C) 1995,2001 Compaq Computer Corporation * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) * Copyright (C) 2001 IBM Corp. * Copyright (C) 2003-2004 Intel Corporation * * All rights reserved. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or (at * your option) any later version. * * This program is distributed in the hope that it will be useful, but * WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or * NON INFRINGEMENT.  See the GNU General Public License for more * details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. * * Send feedback to <greg@kroah.com>,<dely.l.sy@intel.com> * */#include <linux/config.h>#include <linux/kernel.h>#include <linux/module.h>#include <linux/types.h>#include <linux/slab.h>#include <linux/vmalloc.h>#include <linux/interrupt.h>#include <linux/spinlock.h>#include <linux/pci.h>#include <asm/system.h>#include "../pci.h"#include "pciehp.h"#ifdef DEBUG#define DBG_K_TRACE_ENTRY      ((unsigned int)0x00000001)	/* On function entry */#define DBG_K_TRACE_EXIT       ((unsigned int)0x00000002)	/* On function exit */#define DBG_K_INFO             ((unsigned int)0x00000004)	/* Info messages */#define DBG_K_ERROR            ((unsigned int)0x00000008)	/* Error messages */#define DBG_K_TRACE            (DBG_K_TRACE_ENTRY|DBG_K_TRACE_EXIT)#define DBG_K_STANDARD         (DBG_K_INFO|DBG_K_ERROR|DBG_K_TRACE)/* Redefine this flagword to set debug level */#define DEBUG_LEVEL            DBG_K_STANDARD#define DEFINE_DBG_BUFFER     char __dbg_str_buf[256];#define DBG_PRINT( dbg_flags, args... )              \	do {                                             \	  if ( DEBUG_LEVEL & ( dbg_flags ) )             \	  {                                              \	    int len;                                     \	    len = sprintf( __dbg_str_buf, "%s:%d: %s: ", \		  __FILE__, __LINE__, __FUNCTION__ );    \	    sprintf( __dbg_str_buf + len, args );        \	    printk( KERN_NOTICE "%s\n", __dbg_str_buf ); \	  }                                              \	} while (0)#define DBG_ENTER_ROUTINE	DBG_PRINT (DBG_K_TRACE_ENTRY, "%s", "[Entry]");#define DBG_LEAVE_ROUTINE	DBG_PRINT (DBG_K_TRACE_EXIT, "%s", "[Exit]");#else#define DEFINE_DBG_BUFFER#define DBG_ENTER_ROUTINE#define DBG_LEAVE_ROUTINE#endif				/* DEBUG */struct ctrl_reg {	u8 cap_id;	u8 nxt_ptr;	u16 cap_reg;	u32 dev_cap;	u16 dev_ctrl;	u16 dev_status;	u32 lnk_cap;	u16 lnk_ctrl;	u16 lnk_status;	u32 slot_cap;	u16 slot_ctrl;	u16 slot_status;	u16 root_ctrl;	u16 rsvp;	u32 root_status;} __attribute__ ((packed));/* offsets to the controller registers based on the above structure layout */enum ctrl_offsets {	PCIECAPID	=	offsetof(struct ctrl_reg, cap_id),	NXTCAPPTR	=	offsetof(struct ctrl_reg, nxt_ptr),	CAPREG		=	offsetof(struct ctrl_reg, cap_reg),	DEVCAP		=	offsetof(struct ctrl_reg, dev_cap),	DEVCTRL		=	offsetof(struct ctrl_reg, dev_ctrl),	DEVSTATUS	=	offsetof(struct ctrl_reg, dev_status),	LNKCAP		=	offsetof(struct ctrl_reg, lnk_cap),	LNKCTRL		=	offsetof(struct ctrl_reg, lnk_ctrl),	LNKSTATUS	=	offsetof(struct ctrl_reg, lnk_status),	SLOTCAP		=	offsetof(struct ctrl_reg, slot_cap),	SLOTCTRL	=	offsetof(struct ctrl_reg, slot_ctrl),	SLOTSTATUS	=	offsetof(struct ctrl_reg, slot_status),	ROOTCTRL	=	offsetof(struct ctrl_reg, root_ctrl),	ROOTSTATUS	=	offsetof(struct ctrl_reg, root_status),};static int pcie_cap_base = 0;		/* Base of the PCI Express capability item structure */ #define PCIE_CAP_ID	( pcie_cap_base + PCIECAPID )#define NXT_CAP_PTR	( pcie_cap_base + NXTCAPPTR )#define CAP_REG		( pcie_cap_base + CAPREG )#define DEV_CAP		( pcie_cap_base + DEVCAP )#define DEV_CTRL	( pcie_cap_base + DEVCTRL )#define DEV_STATUS	( pcie_cap_base + DEVSTATUS )#define LNK_CAP		( pcie_cap_base + LNKCAP )#define LNK_CTRL	( pcie_cap_base + LNKCTRL )#define LNK_STATUS	( pcie_cap_base + LNKSTATUS )#define SLOT_CAP	( pcie_cap_base + SLOTCAP )#define SLOT_CTRL	( pcie_cap_base + SLOTCTRL )#define SLOT_STATUS	( pcie_cap_base + SLOTSTATUS )#define ROOT_CTRL	( pcie_cap_base + ROOTCTRL )#define ROOT_STATUS	( pcie_cap_base + ROOTSTATUS )#define hp_register_read_word(pdev, reg , value)		\	pci_read_config_word(pdev, reg, &value)#define hp_register_read_dword(pdev, reg , value)		\	pci_read_config_dword(pdev, reg, &value) #define hp_register_write_word(pdev, reg , value)		\	pci_write_config_word(pdev, reg, value)#define hp_register_dwrite_word(pdev, reg , value)		\	pci_write_config_dword(pdev, reg, value)/* Field definitions in PCI Express Capabilities Register */#define CAP_VER			0x000F#define DEV_PORT_TYPE		0x00F0#define SLOT_IMPL		0x0100#define MSG_NUM			0x3E00/* Device or Port Type */#define NAT_ENDPT		0x00#define LEG_ENDPT		0x01#define ROOT_PORT		0x04#define UP_STREAM		0x05#define	DN_STREAM		0x06#define PCIE_PCI_BRDG		0x07#define PCI_PCIE_BRDG		0x10/* Field definitions in Device Capabilities Register */#define DATTN_BUTTN_PRSN	0x1000#define DATTN_LED_PRSN		0x2000#define DPWR_LED_PRSN		0x4000/* Field definitions in Link Capabilities Register */#define MAX_LNK_SPEED		0x000F#define MAX_LNK_WIDTH		0x03F0/* Link Width Encoding */#define LNK_X1		0x01#define LNK_X2		0x02#define LNK_X4		0x04	#define LNK_X8		0x08#define LNK_X12		0x0C#define LNK_X16		0x10	#define LNK_X32		0x20/*Field definitions of Link Status Register */#define LNK_SPEED	0x000F#define NEG_LINK_WD	0x03F0#define LNK_TRN_ERR	0x0400#define	LNK_TRN		0x0800#define SLOT_CLK_CONF	0x1000/* Field definitions in Slot Capabilities Register */#define ATTN_BUTTN_PRSN	0x00000001#define	PWR_CTRL_PRSN	0x00000002#define MRL_SENS_PRSN	0x00000004#define ATTN_LED_PRSN	0x00000008#define PWR_LED_PRSN	0x00000010#define HP_SUPR_RM_SUP	0x00000020#define HP_CAP		0x00000040#define SLOT_PWR_VALUE	0x000003F8#define SLOT_PWR_LIMIT	0x00000C00#define PSN		0xFFF80000	/* PSN: Physical Slot Number *//* Field definitions in Slot Control Register */#define ATTN_BUTTN_ENABLE		0x0001#define PWR_FAULT_DETECT_ENABLE		0x0002#define MRL_DETECT_ENABLE		0x0004#define PRSN_DETECT_ENABLE		0x0008#define CMD_CMPL_INTR_ENABLE		0x0010#define HP_INTR_ENABLE			0x0020#define ATTN_LED_CTRL			0x00C0#define PWR_LED_CTRL			0x0300#define PWR_CTRL			0x0400/* Attention indicator and Power indicator states */#define LED_ON		0x01#define LED_BLINK	0x10#define LED_OFF		0x11/* Power Control Command */#define POWER_ON	0#define POWER_OFF	0x0400/* Field definitions in Slot Status Register */#define ATTN_BUTTN_PRESSED	0x0001#define PWR_FAULT_DETECTED	0x0002#define MRL_SENS_CHANGED	0x0004#define PRSN_DETECT_CHANGED	0x0008#define CMD_COMPLETED		0x0010#define MRL_STATE		0x0020#define PRSN_STATE		0x0040struct php_ctlr_state_s {	struct php_ctlr_state_s *pnext;	struct pci_dev *pci_dev;	unsigned int irq;	unsigned long flags;				/* spinlock's */	u32 slot_device_offset;	u32 num_slots;    	struct timer_list	int_poll_timer;		/* Added for poll event */	php_intr_callback_t 	attention_button_callback;	php_intr_callback_t 	switch_change_callback;	php_intr_callback_t 	presence_change_callback;	php_intr_callback_t 	power_fault_callback;	void 			*callback_instance_id;	struct ctrl_reg 	*creg;				/* Ptr to controller register space */};static spinlock_t hpc_event_lock;DEFINE_DBG_BUFFER		/* Debug string buffer for entire HPC defined here */static struct php_ctlr_state_s *php_ctlr_list_head; /* HPC state linked list */static int ctlr_seq_num = 0;	/* Controller sequence # */static spinlock_t list_lock;static irqreturn_t pcie_isr(int IRQ, void *dev_id, struct pt_regs *regs);static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int seconds);/* This is the interrupt polling timeout function. */static void int_poll_timeout(unsigned long lphp_ctlr){	struct php_ctlr_state_s *php_ctlr = (struct php_ctlr_state_s *)lphp_ctlr;	DBG_ENTER_ROUTINE	if ( !php_ctlr ) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return;	}	/* Poll for interrupt events.  regs == NULL => polling */	pcie_isr( 0, (void *)php_ctlr, NULL );	init_timer(&php_ctlr->int_poll_timer);	if (!pciehp_poll_time)		pciehp_poll_time = 2; /* reset timer to poll in 2 secs if user doesn't specify at module installation*/	start_int_poll_timer(php_ctlr, pciehp_poll_time);  		return;}/* This function starts the interrupt polling timer. */static void start_int_poll_timer(struct php_ctlr_state_s *php_ctlr, int seconds){	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return;	}	if ( ( seconds <= 0 ) || ( seconds > 60 ) )        	seconds = 2;            /* Clamp to sane value */	php_ctlr->int_poll_timer.function = &int_poll_timeout;	php_ctlr->int_poll_timer.data = (unsigned long)php_ctlr;    /* Instance data */	php_ctlr->int_poll_timer.expires = jiffies + seconds * HZ;	add_timer(&php_ctlr->int_poll_timer);	return;}static int pcie_write_cmd(struct slot *slot, u16 cmd){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	int retval = 0;	u16 slot_status;	DBG_ENTER_ROUTINE 		dbg("%s : Enter\n", __FUNCTION__);	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {			err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);			return retval;		}	dbg("%s : hp_register_read_word SLOT_STATUS %x\n", __FUNCTION__, slot_status);		if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) { 		/* After 1 sec and CMD_COMPLETED still not set, just proceed forward to issue 		   the next command according to spec.  Just print out the error message */		dbg("%s : CMD_COMPLETED not clear after 1 sec.\n", __FUNCTION__);	}	dbg("%s: Before hp_register_write_word SLOT_CTRL %x\n", __FUNCTION__, cmd);	retval = hp_register_write_word(php_ctlr->pci_dev, SLOT_CTRL, cmd | CMD_CMPL_INTR_ENABLE);	if (retval) {		err("%s : hp_register_write_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s : hp_register_write_word SLOT_CTRL %x\n", __FUNCTION__, cmd | CMD_CMPL_INTR_ENABLE);	dbg("%s : Exit\n", __FUNCTION__);	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_check_lnk_status(struct controller *ctrl){	struct php_ctlr_state_s *php_ctlr = ctrl->hpc_ctlr_handle;	u16 lnk_status;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}		retval = hp_register_read_word(php_ctlr->pci_dev, LNK_STATUS, lnk_status);	if (retval) {		err("%s : hp_register_read_word LNK_STATUS failed\n", __FUNCTION__);		return retval;	}	dbg("%s: lnk_status = %x\n", __FUNCTION__, lnk_status);	if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) || 		!(lnk_status & NEG_LINK_WD)) {		err("%s : Link Training Error occurs \n", __FUNCTION__);		retval = -1;		return retval;	}	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_get_attention_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_ctrl;	u8 atten_led_state;	int retval = 0;		DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_CTRL, slot_ctrl);	if (retval) {		err("%s : hp_register_read_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s: SLOT_CTRL %x, value read %x\n", __FUNCTION__,SLOT_CTRL, slot_ctrl);	atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;	switch (atten_led_state) {	case 0:		*status = 0xFF;	/* Reserved */		break;	case 1:		*status = 1;	/* On */		break;	case 2:		*status = 2;	/* Blink */		break;	case 3:		*status = 0;	/* Off */		break;	default:		*status = 0xFF;		break;	}	DBG_LEAVE_ROUTINE 	return 0;}static int hpc_get_power_status(struct slot * slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_ctrl;	u8 pwr_state;	int	retval = 0;		DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_CTRL, slot_ctrl);	if (retval) {		err("%s : hp_register_read_word SLOT_CTRL failed\n", __FUNCTION__);		return retval;	}	dbg("%s: SLOT_CTRL %x value read %x\n", __FUNCTION__, SLOT_CTRL, slot_ctrl);	pwr_state = (slot_ctrl & PWR_CTRL) >> 10;	switch (pwr_state) {	case 0:		*status = 1;		break;	case 1:		*status = 0;			break;	default:		*status = 0xFF;		break;	}	DBG_LEAVE_ROUTINE 	return retval;}static int hpc_get_latch_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_status;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {		err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);		return retval;	}	*status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;  	DBG_LEAVE_ROUTINE 	return 0;}static int hpc_get_adapter_status(struct slot *slot, u8 *status){	struct php_ctlr_state_s *php_ctlr = slot->ctrl->hpc_ctlr_handle;	u16 slot_status;	u8 card_state;	int retval = 0;	DBG_ENTER_ROUTINE 	if (!php_ctlr) {		err("%s: Invalid HPC controller handle!\n", __FUNCTION__);		return -1;	}	retval = hp_register_read_word(php_ctlr->pci_dev, SLOT_STATUS, slot_status);	if (retval) {		err("%s : hp_register_read_word SLOT_STATUS failed\n", __FUNCTION__);		return retval;	}	card_state = (u8)((slot_status & PRSN_STATE) >> 6);	*status = (card_state == 1) ? 1 : 0;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人午夜在线视频| 欧美亚洲一区二区三区四区| 亚洲永久免费视频| www欧美成人18+| 欧美日韩成人在线一区| av一区二区不卡| 国产乱码一区二区三区| 婷婷成人激情在线网| 亚洲精品国久久99热| 欧美极品另类videosde| 欧美成人r级一区二区三区| 国产精品久久久久三级| 国产精品一级黄| 日本一区二区综合亚洲| 99久久精品一区| 欧美丝袜丝交足nylons| 成人av在线影院| 国产精品亚洲第一区在线暖暖韩国| 午夜精品久久久久久不卡8050| 亚洲精品成人精品456| 国产精品色哟哟网站| 久久精品视频一区二区| 久久综合色综合88| 精品久久久久久无| 欧美一级日韩一级| 制服丝袜激情欧洲亚洲| 欧美日韩成人在线一区| 欧美日韩一区二区三区高清| 在线观看欧美精品| 欧美性猛片aaaaaaa做受| 欧美亚洲日本国产| 欧美亚洲自拍偷拍| 欧洲人成人精品| 欧美日韩免费观看一区二区三区| 色婷婷一区二区三区四区| av亚洲产国偷v产偷v自拍| 成人免费毛片app| 不卡的av在线播放| 99精品欧美一区| 91久久精品国产91性色tv| 日本高清免费不卡视频| 色综合久久久久综合体桃花网| 91久久久免费一区二区| 欧美午夜片在线观看| 在线不卡的av| 欧美精品一区二区三区蜜桃视频| 精品国产一区a| 国产片一区二区| 亚洲欧美日韩国产手机在线| 亚洲一线二线三线久久久| 亚洲777理论| 国产精品亚洲视频| 成人激情文学综合网| 国产1区2区3区精品美女| 亚洲3atv精品一区二区三区| 日韩美女啊v在线免费观看| 91麻豆精品国产91久久久久久久久 | 欧美精品粉嫩高潮一区二区| 91福利小视频| 欧美熟乱第一页| 日韩一区二区三区电影| 久久老女人爱爱| 亚洲日本va在线观看| 亚洲伊人色欲综合网| 精品一区中文字幕| 丰满白嫩尤物一区二区| 欧美性受xxxx黑人xyx性爽| 欧美一区二区三区在线| 久久久亚洲精华液精华液精华液| 国产精品二区一区二区aⅴ污介绍| 亚洲综合视频在线| 精品一区二区免费视频| 成人91在线观看| 欧美日韩高清影院| 国产欧美日韩精品在线| 亚洲第一久久影院| 国产精品1024久久| 欧洲精品一区二区三区在线观看| 精品久久久久久久久久久久久久久 | 五月激情综合婷婷| 国产精品综合网| 色欧美乱欧美15图片| 欧美不卡123| 一区二区三区日韩| 黄色精品一二区| 在线精品亚洲一区二区不卡| 精品欧美乱码久久久久久| 国产精品麻豆一区二区| 奇米影视在线99精品| 91免费在线播放| 精品日产卡一卡二卡麻豆| 亚洲视频 欧洲视频| 日韩高清欧美激情| 97精品视频在线观看自产线路二| 日韩一区二区三区av| 一区二区不卡在线播放| 成人免费观看视频| 欧美电影免费观看高清完整版 | 91天堂素人约啪| 精品日韩在线一区| 一片黄亚洲嫩模| caoporm超碰国产精品| 欧美成人伊人久久综合网| 一区二区国产视频| www.亚洲免费av| 精品国产一区久久| 色综合久久久久综合| 国产亲近乱来精品视频| 精品在线一区二区三区| 欧美午夜影院一区| 亚洲免费观看视频| av在线一区二区| 中文av一区二区| 激情六月婷婷综合| 69久久99精品久久久久婷婷| 亚洲黄色片在线观看| heyzo一本久久综合| 国产亚洲欧美中文| 激情小说亚洲一区| 精品日产卡一卡二卡麻豆| 日韩和欧美一区二区三区| 欧日韩精品视频| 亚洲一区二三区| 欧美色大人视频| 亚洲一区成人在线| 欧美日韩精品三区| 日韩精品乱码av一区二区| 欧美日韩国产a| 日韩高清国产一区在线| 欧美日韩国产综合一区二区| 亚洲电影你懂得| 欧美日韩国产综合一区二区三区 | 欧美体内she精视频| 亚洲与欧洲av电影| 欧美三级电影在线看| 亚洲va国产天堂va久久en| 欧美日韩国产一二三| 午夜久久久影院| 日韩欧美高清在线| 国产精品一区专区| 中日韩av电影| 99久精品国产| 一区二区三区高清在线| 欧美色区777第一页| 亚洲18影院在线观看| 日韩女优制服丝袜电影| 欧美一区二区三区在线观看视频| 日韩精品一级二级 | 午夜精品一区二区三区免费视频| 欧美日韩在线三级| 日韩国产欧美三级| 久久综合九色综合97婷婷女人| 国产精品亚洲一区二区三区妖精 | 日本中文一区二区三区| 日韩视频免费直播| 国产精品一级黄| 亚洲精品高清在线| 欧美人体做爰大胆视频| 久久99国产精品尤物| 国产午夜精品福利| 一本大道久久a久久综合| 亚洲第四色夜色| 久久久综合精品| 91浏览器打开| 日韩高清不卡一区二区| 久久久不卡网国产精品二区| 色天使色偷偷av一区二区| 婷婷丁香激情综合| 欧美激情一区二区三区不卡| 欧美综合久久久| 激情五月婷婷综合| 亚洲欧洲精品天堂一级| 欧美区一区二区三区| 国产成人自拍高清视频在线免费播放| 中文字幕一区二区三区av| 在线成人午夜影院| 成人短视频下载| 日韩有码一区二区三区| 中文字幕免费在线观看视频一区| 91成人免费网站| 国产一区二区成人久久免费影院| 亚洲精品菠萝久久久久久久| 欧美一区二区观看视频| 99精品黄色片免费大全| 卡一卡二国产精品| 亚洲欧洲美洲综合色网| 精品日韩99亚洲| 欧美日韩免费在线视频| 成人免费视频caoporn| 日韩精品乱码av一区二区| 亚洲欧洲精品一区二区精品久久久 | 国产成人免费视频网站 | 日韩久久久精品| 91激情五月电影| 粉嫩av一区二区三区在线播放 | 成人av动漫在线| 国产一区二区成人久久免费影院| 亚洲不卡一区二区三区| 丁香啪啪综合成人亚洲小说| 日本视频免费一区|