亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? singt.map.eqn

?? 正弦波發生器
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
--NB1_q_a[7] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[7]_PORT_A_data_in = VCC;
NB1_q_a[7]_PORT_A_data_in_reg = DFFE(NB1_q_a[7]_PORT_A_data_in, NB1_q_a[7]_clock_0, , , );
NB1_q_a[7]_PORT_B_data_in = PB1_ram_rom_data_reg[7];
NB1_q_a[7]_PORT_B_data_in_reg = DFFE(NB1_q_a[7]_PORT_B_data_in, NB1_q_a[7]_clock_1, , , );
NB1_q_a[7]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[7]_PORT_A_address_reg = DFFE(NB1_q_a[7]_PORT_A_address, NB1_q_a[7]_clock_0, , , );
NB1_q_a[7]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[7]_PORT_B_address_reg = DFFE(NB1_q_a[7]_PORT_B_address, NB1_q_a[7]_clock_1, , , );
NB1_q_a[7]_PORT_A_write_enable = GND;
NB1_q_a[7]_PORT_A_write_enable_reg = DFFE(NB1_q_a[7]_PORT_A_write_enable, NB1_q_a[7]_clock_0, , , );
NB1_q_a[7]_PORT_B_write_enable = PB1L92;
NB1_q_a[7]_PORT_B_write_enable_reg = DFFE(NB1_q_a[7]_PORT_B_write_enable, NB1_q_a[7]_clock_1, , , );
NB1_q_a[7]_clock_0 = CLK;
NB1_q_a[7]_clock_1 = A1L5;
NB1_q_a[7]_PORT_A_data_out = MEMORY(NB1_q_a[7]_PORT_A_data_in_reg, NB1_q_a[7]_PORT_B_data_in_reg, NB1_q_a[7]_PORT_A_address_reg, NB1_q_a[7]_PORT_B_address_reg, NB1_q_a[7]_PORT_A_write_enable_reg, NB1_q_a[7]_PORT_B_write_enable_reg, , , NB1_q_a[7]_clock_0, NB1_q_a[7]_clock_1, , , , );
NB1_q_a[7] = NB1_q_a[7]_PORT_A_data_out[0];

--NB1_q_b[7] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[7]
NB1_q_b[7]_PORT_A_data_in = VCC;
NB1_q_b[7]_PORT_A_data_in_reg = DFFE(NB1_q_b[7]_PORT_A_data_in, NB1_q_b[7]_clock_0, , , );
NB1_q_b[7]_PORT_B_data_in = PB1_ram_rom_data_reg[7];
NB1_q_b[7]_PORT_B_data_in_reg = DFFE(NB1_q_b[7]_PORT_B_data_in, NB1_q_b[7]_clock_1, , , );
NB1_q_b[7]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[7]_PORT_A_address_reg = DFFE(NB1_q_b[7]_PORT_A_address, NB1_q_b[7]_clock_0, , , );
NB1_q_b[7]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[7]_PORT_B_address_reg = DFFE(NB1_q_b[7]_PORT_B_address, NB1_q_b[7]_clock_1, , , );
NB1_q_b[7]_PORT_A_write_enable = GND;
NB1_q_b[7]_PORT_A_write_enable_reg = DFFE(NB1_q_b[7]_PORT_A_write_enable, NB1_q_b[7]_clock_0, , , );
NB1_q_b[7]_PORT_B_write_enable = PB1L92;
NB1_q_b[7]_PORT_B_write_enable_reg = DFFE(NB1_q_b[7]_PORT_B_write_enable, NB1_q_b[7]_clock_1, , , );
NB1_q_b[7]_clock_0 = CLK;
NB1_q_b[7]_clock_1 = A1L5;
NB1_q_b[7]_PORT_B_data_out = MEMORY(NB1_q_b[7]_PORT_A_data_in_reg, NB1_q_b[7]_PORT_B_data_in_reg, NB1_q_b[7]_PORT_A_address_reg, NB1_q_b[7]_PORT_B_address_reg, NB1_q_b[7]_PORT_A_write_enable_reg, NB1_q_b[7]_PORT_B_write_enable_reg, , , NB1_q_b[7]_clock_0, NB1_q_b[7]_clock_1, , , , );
NB1_q_b[7] = NB1_q_b[7]_PORT_B_data_out[0];


--NB1_q_a[6] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[6]_PORT_A_data_in = VCC;
NB1_q_a[6]_PORT_A_data_in_reg = DFFE(NB1_q_a[6]_PORT_A_data_in, NB1_q_a[6]_clock_0, , , );
NB1_q_a[6]_PORT_B_data_in = PB1_ram_rom_data_reg[6];
NB1_q_a[6]_PORT_B_data_in_reg = DFFE(NB1_q_a[6]_PORT_B_data_in, NB1_q_a[6]_clock_1, , , );
NB1_q_a[6]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[6]_PORT_A_address_reg = DFFE(NB1_q_a[6]_PORT_A_address, NB1_q_a[6]_clock_0, , , );
NB1_q_a[6]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[6]_PORT_B_address_reg = DFFE(NB1_q_a[6]_PORT_B_address, NB1_q_a[6]_clock_1, , , );
NB1_q_a[6]_PORT_A_write_enable = GND;
NB1_q_a[6]_PORT_A_write_enable_reg = DFFE(NB1_q_a[6]_PORT_A_write_enable, NB1_q_a[6]_clock_0, , , );
NB1_q_a[6]_PORT_B_write_enable = PB1L92;
NB1_q_a[6]_PORT_B_write_enable_reg = DFFE(NB1_q_a[6]_PORT_B_write_enable, NB1_q_a[6]_clock_1, , , );
NB1_q_a[6]_clock_0 = CLK;
NB1_q_a[6]_clock_1 = A1L5;
NB1_q_a[6]_PORT_A_data_out = MEMORY(NB1_q_a[6]_PORT_A_data_in_reg, NB1_q_a[6]_PORT_B_data_in_reg, NB1_q_a[6]_PORT_A_address_reg, NB1_q_a[6]_PORT_B_address_reg, NB1_q_a[6]_PORT_A_write_enable_reg, NB1_q_a[6]_PORT_B_write_enable_reg, , , NB1_q_a[6]_clock_0, NB1_q_a[6]_clock_1, , , , );
NB1_q_a[6] = NB1_q_a[6]_PORT_A_data_out[0];

--NB1_q_b[6] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[6]
NB1_q_b[6]_PORT_A_data_in = VCC;
NB1_q_b[6]_PORT_A_data_in_reg = DFFE(NB1_q_b[6]_PORT_A_data_in, NB1_q_b[6]_clock_0, , , );
NB1_q_b[6]_PORT_B_data_in = PB1_ram_rom_data_reg[6];
NB1_q_b[6]_PORT_B_data_in_reg = DFFE(NB1_q_b[6]_PORT_B_data_in, NB1_q_b[6]_clock_1, , , );
NB1_q_b[6]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[6]_PORT_A_address_reg = DFFE(NB1_q_b[6]_PORT_A_address, NB1_q_b[6]_clock_0, , , );
NB1_q_b[6]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[6]_PORT_B_address_reg = DFFE(NB1_q_b[6]_PORT_B_address, NB1_q_b[6]_clock_1, , , );
NB1_q_b[6]_PORT_A_write_enable = GND;
NB1_q_b[6]_PORT_A_write_enable_reg = DFFE(NB1_q_b[6]_PORT_A_write_enable, NB1_q_b[6]_clock_0, , , );
NB1_q_b[6]_PORT_B_write_enable = PB1L92;
NB1_q_b[6]_PORT_B_write_enable_reg = DFFE(NB1_q_b[6]_PORT_B_write_enable, NB1_q_b[6]_clock_1, , , );
NB1_q_b[6]_clock_0 = CLK;
NB1_q_b[6]_clock_1 = A1L5;
NB1_q_b[6]_PORT_B_data_out = MEMORY(NB1_q_b[6]_PORT_A_data_in_reg, NB1_q_b[6]_PORT_B_data_in_reg, NB1_q_b[6]_PORT_A_address_reg, NB1_q_b[6]_PORT_B_address_reg, NB1_q_b[6]_PORT_A_write_enable_reg, NB1_q_b[6]_PORT_B_write_enable_reg, , , NB1_q_b[6]_clock_0, NB1_q_b[6]_clock_1, , , , );
NB1_q_b[6] = NB1_q_b[6]_PORT_B_data_out[0];


--NB1_q_a[5] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[5]_PORT_A_data_in = VCC;
NB1_q_a[5]_PORT_A_data_in_reg = DFFE(NB1_q_a[5]_PORT_A_data_in, NB1_q_a[5]_clock_0, , , );
NB1_q_a[5]_PORT_B_data_in = PB1_ram_rom_data_reg[5];
NB1_q_a[5]_PORT_B_data_in_reg = DFFE(NB1_q_a[5]_PORT_B_data_in, NB1_q_a[5]_clock_1, , , );
NB1_q_a[5]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[5]_PORT_A_address_reg = DFFE(NB1_q_a[5]_PORT_A_address, NB1_q_a[5]_clock_0, , , );
NB1_q_a[5]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[5]_PORT_B_address_reg = DFFE(NB1_q_a[5]_PORT_B_address, NB1_q_a[5]_clock_1, , , );
NB1_q_a[5]_PORT_A_write_enable = GND;
NB1_q_a[5]_PORT_A_write_enable_reg = DFFE(NB1_q_a[5]_PORT_A_write_enable, NB1_q_a[5]_clock_0, , , );
NB1_q_a[5]_PORT_B_write_enable = PB1L92;
NB1_q_a[5]_PORT_B_write_enable_reg = DFFE(NB1_q_a[5]_PORT_B_write_enable, NB1_q_a[5]_clock_1, , , );
NB1_q_a[5]_clock_0 = CLK;
NB1_q_a[5]_clock_1 = A1L5;
NB1_q_a[5]_PORT_A_data_out = MEMORY(NB1_q_a[5]_PORT_A_data_in_reg, NB1_q_a[5]_PORT_B_data_in_reg, NB1_q_a[5]_PORT_A_address_reg, NB1_q_a[5]_PORT_B_address_reg, NB1_q_a[5]_PORT_A_write_enable_reg, NB1_q_a[5]_PORT_B_write_enable_reg, , , NB1_q_a[5]_clock_0, NB1_q_a[5]_clock_1, , , , );
NB1_q_a[5] = NB1_q_a[5]_PORT_A_data_out[0];

--NB1_q_b[5] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[5]
NB1_q_b[5]_PORT_A_data_in = VCC;
NB1_q_b[5]_PORT_A_data_in_reg = DFFE(NB1_q_b[5]_PORT_A_data_in, NB1_q_b[5]_clock_0, , , );
NB1_q_b[5]_PORT_B_data_in = PB1_ram_rom_data_reg[5];
NB1_q_b[5]_PORT_B_data_in_reg = DFFE(NB1_q_b[5]_PORT_B_data_in, NB1_q_b[5]_clock_1, , , );
NB1_q_b[5]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[5]_PORT_A_address_reg = DFFE(NB1_q_b[5]_PORT_A_address, NB1_q_b[5]_clock_0, , , );
NB1_q_b[5]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[5]_PORT_B_address_reg = DFFE(NB1_q_b[5]_PORT_B_address, NB1_q_b[5]_clock_1, , , );
NB1_q_b[5]_PORT_A_write_enable = GND;
NB1_q_b[5]_PORT_A_write_enable_reg = DFFE(NB1_q_b[5]_PORT_A_write_enable, NB1_q_b[5]_clock_0, , , );
NB1_q_b[5]_PORT_B_write_enable = PB1L92;
NB1_q_b[5]_PORT_B_write_enable_reg = DFFE(NB1_q_b[5]_PORT_B_write_enable, NB1_q_b[5]_clock_1, , , );
NB1_q_b[5]_clock_0 = CLK;
NB1_q_b[5]_clock_1 = A1L5;
NB1_q_b[5]_PORT_B_data_out = MEMORY(NB1_q_b[5]_PORT_A_data_in_reg, NB1_q_b[5]_PORT_B_data_in_reg, NB1_q_b[5]_PORT_A_address_reg, NB1_q_b[5]_PORT_B_address_reg, NB1_q_b[5]_PORT_A_write_enable_reg, NB1_q_b[5]_PORT_B_write_enable_reg, , , NB1_q_b[5]_clock_0, NB1_q_b[5]_clock_1, , , , );
NB1_q_b[5] = NB1_q_b[5]_PORT_B_data_out[0];


--NB1_q_a[4] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[4]_PORT_A_data_in = VCC;
NB1_q_a[4]_PORT_A_data_in_reg = DFFE(NB1_q_a[4]_PORT_A_data_in, NB1_q_a[4]_clock_0, , , );
NB1_q_a[4]_PORT_B_data_in = PB1_ram_rom_data_reg[4];
NB1_q_a[4]_PORT_B_data_in_reg = DFFE(NB1_q_a[4]_PORT_B_data_in, NB1_q_a[4]_clock_1, , , );
NB1_q_a[4]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[4]_PORT_A_address_reg = DFFE(NB1_q_a[4]_PORT_A_address, NB1_q_a[4]_clock_0, , , );
NB1_q_a[4]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[4]_PORT_B_address_reg = DFFE(NB1_q_a[4]_PORT_B_address, NB1_q_a[4]_clock_1, , , );
NB1_q_a[4]_PORT_A_write_enable = GND;
NB1_q_a[4]_PORT_A_write_enable_reg = DFFE(NB1_q_a[4]_PORT_A_write_enable, NB1_q_a[4]_clock_0, , , );
NB1_q_a[4]_PORT_B_write_enable = PB1L92;
NB1_q_a[4]_PORT_B_write_enable_reg = DFFE(NB1_q_a[4]_PORT_B_write_enable, NB1_q_a[4]_clock_1, , , );
NB1_q_a[4]_clock_0 = CLK;
NB1_q_a[4]_clock_1 = A1L5;
NB1_q_a[4]_PORT_A_data_out = MEMORY(NB1_q_a[4]_PORT_A_data_in_reg, NB1_q_a[4]_PORT_B_data_in_reg, NB1_q_a[4]_PORT_A_address_reg, NB1_q_a[4]_PORT_B_address_reg, NB1_q_a[4]_PORT_A_write_enable_reg, NB1_q_a[4]_PORT_B_write_enable_reg, , , NB1_q_a[4]_clock_0, NB1_q_a[4]_clock_1, , , , );
NB1_q_a[4] = NB1_q_a[4]_PORT_A_data_out[0];

--NB1_q_b[4] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[4]
NB1_q_b[4]_PORT_A_data_in = VCC;
NB1_q_b[4]_PORT_A_data_in_reg = DFFE(NB1_q_b[4]_PORT_A_data_in, NB1_q_b[4]_clock_0, , , );
NB1_q_b[4]_PORT_B_data_in = PB1_ram_rom_data_reg[4];
NB1_q_b[4]_PORT_B_data_in_reg = DFFE(NB1_q_b[4]_PORT_B_data_in, NB1_q_b[4]_clock_1, , , );
NB1_q_b[4]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[4]_PORT_A_address_reg = DFFE(NB1_q_b[4]_PORT_A_address, NB1_q_b[4]_clock_0, , , );
NB1_q_b[4]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[4]_PORT_B_address_reg = DFFE(NB1_q_b[4]_PORT_B_address, NB1_q_b[4]_clock_1, , , );
NB1_q_b[4]_PORT_A_write_enable = GND;
NB1_q_b[4]_PORT_A_write_enable_reg = DFFE(NB1_q_b[4]_PORT_A_write_enable, NB1_q_b[4]_clock_0, , , );
NB1_q_b[4]_PORT_B_write_enable = PB1L92;
NB1_q_b[4]_PORT_B_write_enable_reg = DFFE(NB1_q_b[4]_PORT_B_write_enable, NB1_q_b[4]_clock_1, , , );
NB1_q_b[4]_clock_0 = CLK;
NB1_q_b[4]_clock_1 = A1L5;
NB1_q_b[4]_PORT_B_data_out = MEMORY(NB1_q_b[4]_PORT_A_data_in_reg, NB1_q_b[4]_PORT_B_data_in_reg, NB1_q_b[4]_PORT_A_address_reg, NB1_q_b[4]_PORT_B_address_reg, NB1_q_b[4]_PORT_A_write_enable_reg, NB1_q_b[4]_PORT_B_write_enable_reg, , , NB1_q_b[4]_clock_0, NB1_q_b[4]_clock_1, , , , );
NB1_q_b[4] = NB1_q_b[4]_PORT_B_data_out[0];


--NB1_q_a[3] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[3]_PORT_A_data_in = VCC;
NB1_q_a[3]_PORT_A_data_in_reg = DFFE(NB1_q_a[3]_PORT_A_data_in, NB1_q_a[3]_clock_0, , , );
NB1_q_a[3]_PORT_B_data_in = PB1_ram_rom_data_reg[3];
NB1_q_a[3]_PORT_B_data_in_reg = DFFE(NB1_q_a[3]_PORT_B_data_in, NB1_q_a[3]_clock_1, , , );
NB1_q_a[3]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[3]_PORT_A_address_reg = DFFE(NB1_q_a[3]_PORT_A_address, NB1_q_a[3]_clock_0, , , );
NB1_q_a[3]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[3]_PORT_B_address_reg = DFFE(NB1_q_a[3]_PORT_B_address, NB1_q_a[3]_clock_1, , , );
NB1_q_a[3]_PORT_A_write_enable = GND;
NB1_q_a[3]_PORT_A_write_enable_reg = DFFE(NB1_q_a[3]_PORT_A_write_enable, NB1_q_a[3]_clock_0, , , );
NB1_q_a[3]_PORT_B_write_enable = PB1L92;
NB1_q_a[3]_PORT_B_write_enable_reg = DFFE(NB1_q_a[3]_PORT_B_write_enable, NB1_q_a[3]_clock_1, , , );
NB1_q_a[3]_clock_0 = CLK;
NB1_q_a[3]_clock_1 = A1L5;
NB1_q_a[3]_PORT_A_data_out = MEMORY(NB1_q_a[3]_PORT_A_data_in_reg, NB1_q_a[3]_PORT_B_data_in_reg, NB1_q_a[3]_PORT_A_address_reg, NB1_q_a[3]_PORT_B_address_reg, NB1_q_a[3]_PORT_A_write_enable_reg, NB1_q_a[3]_PORT_B_write_enable_reg, , , NB1_q_a[3]_clock_0, NB1_q_a[3]_clock_1, , , , );
NB1_q_a[3] = NB1_q_a[3]_PORT_A_data_out[0];

--NB1_q_b[3] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[3]
NB1_q_b[3]_PORT_A_data_in = VCC;
NB1_q_b[3]_PORT_A_data_in_reg = DFFE(NB1_q_b[3]_PORT_A_data_in, NB1_q_b[3]_clock_0, , , );
NB1_q_b[3]_PORT_B_data_in = PB1_ram_rom_data_reg[3];
NB1_q_b[3]_PORT_B_data_in_reg = DFFE(NB1_q_b[3]_PORT_B_data_in, NB1_q_b[3]_clock_1, , , );
NB1_q_b[3]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[3]_PORT_A_address_reg = DFFE(NB1_q_b[3]_PORT_A_address, NB1_q_b[3]_clock_0, , , );
NB1_q_b[3]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[3]_PORT_B_address_reg = DFFE(NB1_q_b[3]_PORT_B_address, NB1_q_b[3]_clock_1, , , );
NB1_q_b[3]_PORT_A_write_enable = GND;
NB1_q_b[3]_PORT_A_write_enable_reg = DFFE(NB1_q_b[3]_PORT_A_write_enable, NB1_q_b[3]_clock_0, , , );
NB1_q_b[3]_PORT_B_write_enable = PB1L92;
NB1_q_b[3]_PORT_B_write_enable_reg = DFFE(NB1_q_b[3]_PORT_B_write_enable, NB1_q_b[3]_clock_1, , , );
NB1_q_b[3]_clock_0 = CLK;
NB1_q_b[3]_clock_1 = A1L5;
NB1_q_b[3]_PORT_B_data_out = MEMORY(NB1_q_b[3]_PORT_A_data_in_reg, NB1_q_b[3]_PORT_B_data_in_reg, NB1_q_b[3]_PORT_A_address_reg, NB1_q_b[3]_PORT_B_address_reg, NB1_q_b[3]_PORT_A_write_enable_reg, NB1_q_b[3]_PORT_B_write_enable_reg, , , NB1_q_b[3]_clock_0, NB1_q_b[3]_clock_1, , , , );
NB1_q_b[3] = NB1_q_b[3]_PORT_B_data_out[0];


--NB1_q_a[2] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[2]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[2]_PORT_A_data_in = VCC;
NB1_q_a[2]_PORT_A_data_in_reg = DFFE(NB1_q_a[2]_PORT_A_data_in, NB1_q_a[2]_clock_0, , , );
NB1_q_a[2]_PORT_B_data_in = PB1_ram_rom_data_reg[2];
NB1_q_a[2]_PORT_B_data_in_reg = DFFE(NB1_q_a[2]_PORT_B_data_in, NB1_q_a[2]_clock_1, , , );
NB1_q_a[2]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[2]_PORT_A_address_reg = DFFE(NB1_q_a[2]_PORT_A_address, NB1_q_a[2]_clock_0, , , );
NB1_q_a[2]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[2]_PORT_B_address_reg = DFFE(NB1_q_a[2]_PORT_B_address, NB1_q_a[2]_clock_1, , , );
NB1_q_a[2]_PORT_A_write_enable = GND;
NB1_q_a[2]_PORT_A_write_enable_reg = DFFE(NB1_q_a[2]_PORT_A_write_enable, NB1_q_a[2]_clock_0, , , );
NB1_q_a[2]_PORT_B_write_enable = PB1L92;
NB1_q_a[2]_PORT_B_write_enable_reg = DFFE(NB1_q_a[2]_PORT_B_write_enable, NB1_q_a[2]_clock_1, , , );
NB1_q_a[2]_clock_0 = CLK;
NB1_q_a[2]_clock_1 = A1L5;
NB1_q_a[2]_PORT_A_data_out = MEMORY(NB1_q_a[2]_PORT_A_data_in_reg, NB1_q_a[2]_PORT_B_data_in_reg, NB1_q_a[2]_PORT_A_address_reg, NB1_q_a[2]_PORT_B_address_reg, NB1_q_a[2]_PORT_A_write_enable_reg, NB1_q_a[2]_PORT_B_write_enable_reg, , , NB1_q_a[2]_clock_0, NB1_q_a[2]_clock_1, , , , );
NB1_q_a[2] = NB1_q_a[2]_PORT_A_data_out[0];

--NB1_q_b[2] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[2]
NB1_q_b[2]_PORT_A_data_in = VCC;
NB1_q_b[2]_PORT_A_data_in_reg = DFFE(NB1_q_b[2]_PORT_A_data_in, NB1_q_b[2]_clock_0, , , );
NB1_q_b[2]_PORT_B_data_in = PB1_ram_rom_data_reg[2];
NB1_q_b[2]_PORT_B_data_in_reg = DFFE(NB1_q_b[2]_PORT_B_data_in, NB1_q_b[2]_clock_1, , , );
NB1_q_b[2]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[2]_PORT_A_address_reg = DFFE(NB1_q_b[2]_PORT_A_address, NB1_q_b[2]_clock_0, , , );
NB1_q_b[2]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[2]_PORT_B_address_reg = DFFE(NB1_q_b[2]_PORT_B_address, NB1_q_b[2]_clock_1, , , );
NB1_q_b[2]_PORT_A_write_enable = GND;
NB1_q_b[2]_PORT_A_write_enable_reg = DFFE(NB1_q_b[2]_PORT_A_write_enable, NB1_q_b[2]_clock_0, , , );
NB1_q_b[2]_PORT_B_write_enable = PB1L92;
NB1_q_b[2]_PORT_B_write_enable_reg = DFFE(NB1_q_b[2]_PORT_B_write_enable, NB1_q_b[2]_clock_1, , , );
NB1_q_b[2]_clock_0 = CLK;
NB1_q_b[2]_clock_1 = A1L5;
NB1_q_b[2]_PORT_B_data_out = MEMORY(NB1_q_b[2]_PORT_A_data_in_reg, NB1_q_b[2]_PORT_B_data_in_reg, NB1_q_b[2]_PORT_A_address_reg, NB1_q_b[2]_PORT_B_address_reg, NB1_q_b[2]_PORT_A_write_enable_reg, NB1_q_b[2]_PORT_B_write_enable_reg, , , NB1_q_b[2]_clock_0, NB1_q_b[2]_clock_1, , , , );
NB1_q_b[2] = NB1_q_b[2]_PORT_B_data_out[0];


--NB1_q_a[1] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_a[1]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
NB1_q_a[1]_PORT_A_data_in = VCC;
NB1_q_a[1]_PORT_A_data_in_reg = DFFE(NB1_q_a[1]_PORT_A_data_in, NB1_q_a[1]_clock_0, , , );
NB1_q_a[1]_PORT_B_data_in = PB1_ram_rom_data_reg[1];
NB1_q_a[1]_PORT_B_data_in_reg = DFFE(NB1_q_a[1]_PORT_B_data_in, NB1_q_a[1]_clock_1, , , );
NB1_q_a[1]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_a[1]_PORT_A_address_reg = DFFE(NB1_q_a[1]_PORT_A_address, NB1_q_a[1]_clock_0, , , );
NB1_q_a[1]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_a[1]_PORT_B_address_reg = DFFE(NB1_q_a[1]_PORT_B_address, NB1_q_a[1]_clock_1, , , );
NB1_q_a[1]_PORT_A_write_enable = GND;
NB1_q_a[1]_PORT_A_write_enable_reg = DFFE(NB1_q_a[1]_PORT_A_write_enable, NB1_q_a[1]_clock_0, , , );
NB1_q_a[1]_PORT_B_write_enable = PB1L92;
NB1_q_a[1]_PORT_B_write_enable_reg = DFFE(NB1_q_a[1]_PORT_B_write_enable, NB1_q_a[1]_clock_1, , , );
NB1_q_a[1]_clock_0 = CLK;
NB1_q_a[1]_clock_1 = A1L5;
NB1_q_a[1]_PORT_A_data_out = MEMORY(NB1_q_a[1]_PORT_A_data_in_reg, NB1_q_a[1]_PORT_B_data_in_reg, NB1_q_a[1]_PORT_A_address_reg, NB1_q_a[1]_PORT_B_address_reg, NB1_q_a[1]_PORT_A_write_enable_reg, NB1_q_a[1]_PORT_B_write_enable_reg, , , NB1_q_a[1]_clock_0, NB1_q_a[1]_clock_1, , , , );
NB1_q_a[1] = NB1_q_a[1]_PORT_A_data_out[0];

--NB1_q_b[1] is data_rom:u1|altsyncram:altsyncram_component|altsyncram_hat:auto_generated|altsyncram_71b2:altsyncram1|q_b[1]
NB1_q_b[1]_PORT_A_data_in = VCC;
NB1_q_b[1]_PORT_A_data_in_reg = DFFE(NB1_q_b[1]_PORT_A_data_in, NB1_q_b[1]_clock_0, , , );
NB1_q_b[1]_PORT_B_data_in = PB1_ram_rom_data_reg[1];
NB1_q_b[1]_PORT_B_data_in_reg = DFFE(NB1_q_b[1]_PORT_B_data_in, NB1_q_b[1]_clock_1, , , );
NB1_q_b[1]_PORT_A_address = BUS(F1_safe_q[0], F1_safe_q[1], F1_safe_q[2], F1_safe_q[3], F1_safe_q[4], F1_safe_q[5]);
NB1_q_b[1]_PORT_A_address_reg = DFFE(NB1_q_b[1]_PORT_A_address, NB1_q_b[1]_clock_0, , , );
NB1_q_b[1]_PORT_B_address = BUS(QB1_safe_q[0], QB1_safe_q[1], QB1_safe_q[2], QB1_safe_q[3], QB1_safe_q[4], QB1_safe_q[5]);
NB1_q_b[1]_PORT_B_address_reg = DFFE(NB1_q_b[1]_PORT_B_address, NB1_q_b[1]_clock_1, , , );
NB1_q_b[1]_PORT_A_write_enable = GND;
NB1_q_b[1]_PORT_A_write_enable_reg = DFFE(NB1_q_b[1]_PORT_A_write_enable, NB1_q_b[1]_clock_0, , , );
NB1_q_b[1]_PORT_B_write_enable = PB1L92;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
青青草国产精品亚洲专区无| 中文字幕国产精品一区二区| 亚洲成人免费av| 欧美日韩午夜在线| 久久精品二区亚洲w码| 精品久久久久一区| 国产精品一二三在| 国产精品剧情在线亚洲| 一本久久综合亚洲鲁鲁五月天| 一区二区欧美在线观看| 欧美男女性生活在线直播观看| 日本91福利区| 国产欧美一区二区精品性色超碰| 欧美美女网站色| 久久丁香综合五月国产三级网站 | 激情五月激情综合网| 久久精品综合网| 色偷偷成人一区二区三区91 | 日本不卡免费在线视频| 欧美大尺度电影在线| 国产精品538一区二区在线| 亚洲欧美区自拍先锋| 日韩三级中文字幕| 不卡的av网站| 日本va欧美va精品| 日韩一区中文字幕| 日韩你懂的在线观看| 91免费精品国自产拍在线不卡| 亚洲国产日韩一区二区| xfplay精品久久| 欧美亚洲国产一区二区三区| 狠狠色丁香久久婷婷综合丁香| 亚洲日本丝袜连裤袜办公室| 日韩欧美电影在线| 99精品视频在线观看免费| 日韩av中文字幕一区二区| 国产精品美女久久久久久2018| 91精品国产高清一区二区三区| 成人国产在线观看| 久久国产三级精品| 亚洲一区免费在线观看| 欧美激情一区二区三区全黄| 91精品国产综合久久婷婷香蕉 | 国产乱色国产精品免费视频| 一区二区三区四区五区视频在线观看 | 日韩欧美电影一区| 欧美三区在线观看| av中文字幕亚洲| 国产在线精品国自产拍免费| 日韩高清不卡一区二区三区| 亚洲丝袜制服诱惑| 久久精品视频免费| 亚洲色图欧美偷拍| 国产片一区二区| 欧美成人精品福利| 欧美一区二区三区性视频| 91国偷自产一区二区三区成为亚洲经典 | 日韩一区二区三区在线| 欧美三级三级三级| 色婷婷亚洲婷婷| 成人激情小说乱人伦| 国产一区二区免费在线| 免费观看在线综合色| 日韩高清在线一区| 日韩精品色哟哟| 午夜精品一区二区三区三上悠亚| 亚洲一区在线看| 亚洲另类在线一区| 伊人夜夜躁av伊人久久| 亚洲欧美日韩一区| 中文字幕五月欧美| 亚洲欧美激情小说另类| 亚洲免费色视频| 一区二区三区中文字幕| 亚洲久草在线视频| 亚洲乱码精品一二三四区日韩在线| 国产精品超碰97尤物18| 中文字幕日本不卡| 一区二区三区在线播放| 亚洲成av人片在线观看| 日韩国产高清影视| 久久av中文字幕片| 国产精品系列在线播放| 成人一区在线观看| 91色|porny| 欧洲精品在线观看| 欧美日韩1区2区| 精品国产免费久久| 国产精品伦理一区二区| 亚洲激情五月婷婷| 日韩成人dvd| 国产一区二区三区免费| jiyouzz国产精品久久| 欧美亚洲高清一区二区三区不卡| 欧美色图免费看| 日韩精品在线网站| 日日夜夜免费精品视频| 韩国欧美国产1区| 99久久精品久久久久久清纯| 欧美探花视频资源| 精品国产99国产精品| 国产精品网站一区| 亚洲一区二区三区四区不卡| 日本aⅴ免费视频一区二区三区 | 成人精品鲁一区一区二区| 色狠狠桃花综合| 精品毛片乱码1区2区3区| 国产精品久久久久久亚洲毛片| 一区二区三区美女视频| 国内精品不卡在线| 色综合久久精品| 日韩一区二区三区高清免费看看| 亚洲国产精品成人综合色在线婷婷 | 亚洲成人在线免费| 国产成人一区在线| 欧美日韩国产在线播放网站| 精品福利一区二区三区| 亚洲品质自拍视频| 韩国三级中文字幕hd久久精品| 一本久久综合亚洲鲁鲁五月天| 日韩一区二区视频| 亚洲精品精品亚洲| 国内欧美视频一区二区| 欧美性受xxxx黑人xyx性爽| 精品美女一区二区| 亚洲图片欧美综合| 丁香婷婷综合色啪| 日韩欧美成人一区二区| 亚洲精品久久久蜜桃| 国产福利一区二区三区视频| 欧美伦理影视网| 国产精品进线69影院| 精品一区免费av| 欧美三区在线观看| 日韩伦理电影网| 亚洲毛片av在线| 国产一区二区在线观看免费 | 国产亚洲精品7777| 日韩精品每日更新| 欧美精品 国产精品| 中文字幕亚洲在| 亚洲在线观看免费视频| 欧美精品亚洲一区二区在线播放| 亚洲高清视频中文字幕| 正在播放亚洲一区| 国精产品一区一区三区mba桃花| 久久久不卡影院| 不卡高清视频专区| 亚洲一区二区av在线| 制服丝袜亚洲网站| 激情六月婷婷综合| 中文字幕国产一区| 欧美在线免费观看亚洲| 日韩av电影一区| 久久综合久久99| 99天天综合性| 五月开心婷婷久久| xvideos.蜜桃一区二区| 97久久精品人人做人人爽50路| 亚洲一区二区三区免费视频| 4438亚洲最大| 成人综合婷婷国产精品久久| 亚洲免费视频成人| 日韩精品一区二区三区中文精品| 国产a级毛片一区| 亚洲中国最大av网站| 欧美一级搡bbbb搡bbbb| 国产成人免费视频网站高清观看视频| 亚洲国产精品激情在线观看| 在线影院国内精品| 久久 天天综合| 综合欧美一区二区三区| 欧美久久久久久蜜桃| 国产999精品久久久久久绿帽| 亚洲精品国产无套在线观| 欧美一级电影网站| 不卡一区中文字幕| 一本久久a久久免费精品不卡| 午夜精品视频在线观看| 国产欧美一区二区三区沐欲| 欧美自拍偷拍午夜视频| 国产精品一区二区三区网站| 一区二区三区小说| 国产日韩亚洲欧美综合| 67194成人在线观看| 99久久精品国产观看| 狠狠色狠狠色综合| 亚洲成人免费av| 自拍偷拍欧美激情| 久久噜噜亚洲综合| 91精品蜜臀在线一区尤物| 99精品久久免费看蜜臀剧情介绍| 久久精品国产**网站演员| 亚洲国产精品欧美一二99| 亚洲国产激情av| 精品欧美一区二区久久| 欧美精品一级二级三级| 91蝌蚪porny| 懂色av中文字幕一区二区三区| 秋霞影院一区二区|