亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 2812 的 SPI例程 其他人不需帳號就可自由下載此源碼 已通過測試
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
韩国精品在线观看| 一区二区三区电影在线播| 懂色av一区二区夜夜嗨| 亚洲免费成人av| 久久综合九色综合97婷婷女人 | 色综合天天综合网天天狠天天| 天堂成人国产精品一区| 成人欧美一区二区三区黑人麻豆 | 久久精品人人做人人爽人人| 一本到一区二区三区| 久久99久久99| 亚洲一线二线三线视频| 国产日韩综合av| 欧美一区二区免费| 在线视频中文字幕一区二区| 国产黑丝在线一区二区三区| 日韩av中文在线观看| 一级精品视频在线观看宜春院| 久久久久久久性| 欧美一区二区免费视频| 欧美午夜在线观看| 91视视频在线观看入口直接观看www| 美女网站在线免费欧美精品| 亚洲成精国产精品女| 成人免费一区二区三区在线观看| 久久精品视频一区| 欧美成人猛片aaaaaaa| 欧美电影在哪看比较好| 欧美亚洲国产一区二区三区va| 不卡的av电影在线观看| 国产风韵犹存在线视精品| 精品中文字幕一区二区| 人人爽香蕉精品| 午夜一区二区三区视频| 一区二区三区中文字幕| 亚洲免费观看高清| 亚洲免费观看高清| 亚洲六月丁香色婷婷综合久久 | 激情综合色综合久久| 日韩国产精品久久久久久亚洲| 亚洲成人1区2区| 亚洲国产成人tv| 国产99久久久精品| 国产一区二区三区不卡在线观看| 久久精品国产精品亚洲精品| 天天影视色香欲综合网老头| 日韩国产高清在线| 老司机精品视频一区二区三区| 麻豆精品精品国产自在97香蕉| 免费三级欧美电影| 激情图区综合网| 国产91丝袜在线18| 成人免费看的视频| 91在线观看下载| 欧美综合久久久| 欧美日韩黄色一区二区| 91精品国产综合久久久久| 欧美成人aa大片| 久久精品亚洲乱码伦伦中文| 国产精品久久三区| 亚洲女女做受ⅹxx高潮| 亚洲成人激情自拍| 久久福利资源站| 成人国产视频在线观看| 亚洲电影一区二区| 国产日韩欧美高清在线| 国产日产欧产精品推荐色| 国产精品第一页第二页第三页| 亚洲欧美日韩一区二区三区在线观看| 亚洲精品视频免费观看| 亚洲成人1区2区| 久久国产精品区| 9久草视频在线视频精品| 在线免费av一区| 日韩午夜激情电影| 中文字幕av一区二区三区高 | 精品亚洲成a人| 99久久婷婷国产综合精品电影| 欧美色大人视频| www国产成人免费观看视频 深夜成人网 | 国产精品一级片在线观看| 91网页版在线| 日韩欧美三级在线| 国产精品乱人伦一区二区| 婷婷国产v国产偷v亚洲高清| 国产在线看一区| 久久99精品久久久久久国产越南 | 日韩女优毛片在线| 中文字幕一区免费在线观看| 午夜精品久久久久久久蜜桃app| 国产在线精品一区二区三区不卡| 成人精品gif动图一区| 欧美日韩精品福利| 中文字幕国产一区二区| 日本欧美韩国一区三区| 成人激情免费视频| 日韩欧美高清一区| 一区二区三区在线播放| 国产丶欧美丶日本不卡视频| 欧美日韩免费视频| 中文字幕在线播放不卡一区| 麻豆精品新av中文字幕| 欧美在线高清视频| 国产精品毛片高清在线完整版| 日韩电影一区二区三区四区| 色婷婷综合在线| 国产日产欧产精品推荐色| 蜜臀精品久久久久久蜜臀| 色婷婷精品久久二区二区蜜臀av| 久久亚洲一区二区三区明星换脸 | 国产一区91精品张津瑜| 日本v片在线高清不卡在线观看| 欧美一级夜夜爽| 国产精品高潮呻吟久久| 国产在线精品不卡| 欧美日韩精品一区二区三区蜜桃| 国产精品每日更新在线播放网址| 久久爱另类一区二区小说| 欧美日韩国产片| 天堂va蜜桃一区二区三区漫画版| 日本vs亚洲vs韩国一区三区| 91福利资源站| 亚洲天堂福利av| 国产精品一二三四五| 欧美福利电影网| 亚洲.国产.中文慕字在线| 一本久久综合亚洲鲁鲁五月天| 国产精品美女久久久久久| 国产激情一区二区三区| 26uuu国产在线精品一区二区| 日本欧美一区二区三区| 欧美日韩成人综合| 性欧美疯狂xxxxbbbb| 欧美色图天堂网| 亚洲国产精品久久不卡毛片| 欧美午夜精品久久久久久孕妇| 又紧又大又爽精品一区二区| 99久久精品国产一区二区三区 | 波多野结衣中文一区| 久久久无码精品亚洲日韩按摩| 激情深爱一区二区| 久久久久国产成人精品亚洲午夜| 久久99精品国产.久久久久久| 日韩精品一区二区三区视频在线观看| 美女视频免费一区| 日韩精品一区二| 韩国欧美国产1区| 国产婷婷色一区二区三区| 国产成人99久久亚洲综合精品| 国产精品无遮挡| 99久久国产综合精品麻豆| 亚洲精品国产成人久久av盗摄| 日本精品一区二区三区高清| 亚洲大尺度视频在线观看| 首页亚洲欧美制服丝腿| 日韩精品中文字幕在线不卡尤物| 性做久久久久久免费观看| 欧美日韩卡一卡二| 天堂久久一区二区三区| 日韩免费观看高清完整版在线观看| 久久av中文字幕片| 久久久久久久久久久电影| 成人短视频下载| 亚洲午夜私人影院| 欧美日韩国产在线播放网站| 久久精品国产精品亚洲精品| 国产丝袜欧美中文另类| 99久久精品国产精品久久| 亚洲国产wwwccc36天堂| 欧美成人综合网站| 从欧美一区二区三区| 亚洲综合小说图片| 精品久久久久av影院 | 日韩国产高清在线| 久久综合狠狠综合久久综合88| 成人免费看黄yyy456| 日本sm残虐另类| 欧美videos大乳护士334| 国产sm精品调教视频网站| 一区二区三区四区亚洲| 国产婷婷色一区二区三区在线| 91精品1区2区| 久久精品国产99国产精品| 一区精品在线播放| 91精品国产欧美一区二区| 国产一区二区精品久久| 亚洲黄色免费网站| www精品美女久久久tv| 欧美曰成人黄网| 国产电影精品久久禁18| 亚洲成人先锋电影| 国产精品久久久久毛片软件| 69堂成人精品免费视频| 成人av在线资源网| 日本成人在线视频网站| 日韩一区日韩二区| 精品电影一区二区三区 | 国产成人精品影院| 污片在线观看一区二区| 国产精品视频一二三区|