亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mx1hw.h

?? ARM9的攝像頭驅動程序
?? H
?? 第 1 頁 / 共 4 頁
字號:
/* * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA * * Copyright (C) 2002, 2003 Motorola Semiconductors HK Ltd * *//****************************************************************************** C   H E A D E R   F I L E (c) Copyright Motorola Semiconductors Hong Kong Limited 2001-2002 ALL RIGHTS RESERVED******************************************************************************* Project Name : DBMX1 System Test Program Project No.  :  Title        :  Template Ver : 0.3 File Name    : MX1_def.h   Last Modified: Nov 14, 2001 Description  : Definition header for DBMX1 silicon.  Assumptions  : NA  Dependency Comments : NA Project Specific Data : NA******************************************************************************/#ifndef MX1_DEF_INC#define MX1_DEF_INC/*************************** Header File Includes ****************************//********************************* Constants *********************************//******************************** Enumeration ********************************//****************************** Basic Data types *****************************//************************* Structure/Union Data types ************************//********************************** Macros ***********************************//* common define for MX1 *///$0000 0000 - $000F FFFF Double Map Image 1 MB//$0010 0000 - $001F FFFF Bootstrap ROM 1 MB//$0020 0000 - $0020 0FFF AIPI1 4 KB//$0020 1000 - $0020 1FFF WatchDog 4 KB//$0020 2000 - $0020 2FFF TIMER1 4 KB//$0020 3000 - $0020 3FFF TIMER2 4 KB//$0020 4000 - $0020 4FFF RTC 4 KB//$0020 5000 - $0020 5FFF LCD 4 KB//$0020 6000 - $0020 6FFF UART1 4 KB//$0020 7000 - $0020 7FFF UART2 4 KB//$0020 8000 - $0020 8FFF PWM 4 KB//$0020 9000 - $0020 9FFF DMA 4 KB//$0020 A000 - $0020 AFFF Reserved 4 KB//$0020 B000 - $0020 BFFF Reserved 4 KB//$0020 C000 - $0020 CFFF Reserved 4 KB//$0020 D000 - $0020 DFFF Reserved 4 KB//$0020 E000 - $0020 EFFF Reserved 4 KB//$0020 F000 - $0020 FFFF Reserved 4 KB//$0021 0000 - $0021 0FFF AIPI2 4 KB//$0021 1000 - $0021 1FFF SIM 4 KB//$0021 2000 - $0021 2FFF USBD 4 KB//$0021 3000 - $0021 3FFF CSPI 4 KB//$0021 4000 - $0021 4FFF MMC 4 KB//$0021 5000 - $0021 5FFF ASP 4 KB//$0021 6000 - $0021 6FFF BTA 4 KB//$0021 7000 - $0021 7FFF I2C 4 KB//$0021 8000 - $0021 8FFF SSI 4 KB//$0021 9000 - $0021 9FFF Reserved 4 KB//$0021 A000 - $ 0021 AFFF Memory Stick 4 KB//$0021 B000 - $0021 BFFF CRM 4 KB//$0021 C000 - $ 0021 CFFF GPIO 4 KB//$0021 D000 - $0021 DFFF Reserved 4 KB//$0021 E000 - $0021 EFFF Reserved 4 KB//$0021 F000 - $0021 FFFF Reserved 4 KB//$0022 0000 - $0022 0FFF WEIM 4 KB//$0022 1000 - $0022 1FFF SDRAMC 4 KB//$0022 2000 - $0022 2FFF DSPA 4 KB//$0022 3000 - $0022 3FFF AITC 4 KB//$0022 4000 - $0022 4FFF CSI 4 KB//$0022 5000 - $0022 5FFF Reserved 4 KB//$0022 6000 - $0022 6FFF Reserved 4 KB//$0022 7000 - $002F FFFF Reserved 868 KB// ; Memory Map// ; ----------// ; $0020_0XXX aipi1// ; $0020_1XXX Watchdog (wdt_ip)// ; $0020_2XXX Timer1 (timer_ip1)// ; $0020_3XXX Timer2 (timer_ip2)// ; $0020_4XXX RTC (rtc_ip)// ; $0020_5XXX LCD (lcd_ip)// ; $0020_6XXX UART1 (uart_ip1)// ; $0020_7XXX UART2 (uart_ip2)// ; $0020_8XXX PWM (pwm_ip)// ; $0020_9XXX DMA (dma_ip)// ; $0020_AXXX Reserved// ; $0020_BXXX Reserved// ; $0020_CXXX Reserved// ; $0020_DXXX Reserved// ; $0020_EXXX Reserved// ; $0020_FXXX Reserved// ; // ; $0021_0XXX AIPI2 (dbmx_aipi2)// ; $0021_1XXX SIM (sim_ip)// ; $0021_2XXX USBD (usbd_ip)// ; $0021_3XXX CSPI (cspi_ip)// ; $0021_4XXX MMC (mmc_ip)// ; $0021_5XXX ASP (asp_ip)// ; $0021_6XXX BTA (bta_ip)// ; $0021_7XXX I2C (i2c)// ; $0021_8XXX SSI (ssi_ip)// ; $0021_9XXX Video Port// ; $0021_AXXX Memory Stick// ; $0021_BXXX Clock & Reset (crm)// ; $0021_CXXX GPIO (gpio_ip)// ; $0021_DXXX Reserved// ; $0021_EXXX Reserved// ; $0021_FXXX Reserved// ;// ; $0022_0XXX Weim// ; $0022_1XXX SDRAMC// ; $0022_2XXX DSPA// ; $0022_3XXX AITC// ; $0022_4XXX Ext1// ; $0022_5XXX Ext2// ; $0022_6XXX Ext3// ; ARM Program Status Register// ;  31  30  29  28  27             7   6   5  4// ; ----------------------------------------------------------// ; | N | Z | C | V | Q |         | I | F | T |  |  |  |  |  |// ; ----------------------------------------------------------//// ;---------------------------------------;// ;ARM modes                              ;// ;---------------------------------------;#define MODE_USR                0x10#define MODE_FIQ                0x11#define MODE_IRQ                0x12#define MODE_SVC                0x13#define MODE_ABT                0x17#define MODE_UND                0x1B#define MODE_SYS                0x1F#define MODE_BITS               0x1F#define TBIT                    (1:SHL:5)#define FBIT                    (1:SHL:6)#define IBIT                    (1:SHL:7)//// ;---------------------------------------;// ; ARM interrupts                        ;// ;---------------------------------------;#define INTERRUPT_BITS          0xC0#define ENABLE_IRQ              0x0#define ENABLE_FIQ              0x0#define DISABLE_FIQ             0x40#define DISABLE_IRQ             0x80//// ;---------------------------------------;// ; ARM FLAGS                             ;// ;---------------------------------------;#define FLAG_BITS               0xF0000000#define NFLAG                   0x80000000#define ZFLAG                   0x40000000#define CFLAG                   0x20000000#define VFLAG                   0x10000000//// ;---------------------------------------;// ; STACK                                 ;// ;---------------------------------------;#define SVC_STACK               TOP_OF_STACK	// ; 003F_FDFF - 0040_0000 (512B)#define IRQ_STACK               (TOP_OF_STACK-0x200)	// ; 003F_FBFF - 003F_FE00 (512B)#define FIQ_STACK               (TOP_OF_STACK-0x400)	// ; 003F_F9FF - 003F_FC00 (512B)#define USR_STACK               (TOP_OF_STACK-0x600)	// ; 003F_F7FF - 003F_FA00 (512B)#define UND_STACK               (TOP_OF_STACK-0x800)	// ; 003F_F7FF - 003F_FA00 (512B)// ;---------------------------------------;// ; AIPI1                                 ;// ; $0020_0000 to $0020_0FFF              ;// ;---------------------------------------;#define AIPI1_BASE_ADDR         0x00200000	// ; Peripheral Size Reg 0#define AIPI1_PSR0              AIPI1_BASE_ADDR	// ; Peripheral Size Reg 1#define AIPI1_PSR1              (AIPI1_BASE_ADDR+0x04)#define AIPI1_PAR               (AIPI1_BASE_ADDR+0x08)	// ; Peripheral Access Reg//// ;---------------------------------------;// ; AIPI2                                 ;// ; $0021_0000 to $0021_0FFF              ;// ;---------------------------------------;#define AIPI2_BASE_ADDR         0x00210000#define AIPI2_PSR0              AIPI2_BASE_ADDR	// ; Peripheral Size Reg 0#define AIPI2_PSR1              (AIPI2_BASE_ADDR+0x04)	// ; Peripheral Size Reg 1#define AIPI2_PAR               (AIPI2_BASE_ADDR+0x08)	// ; Peripheral Access Reg///* Register base address */#define PLL_BASE                0x0021B000///* Reset Module */#define PLL_CSCR                (PLL_BASE+0x00)	//Clock Source Control Register#define PLL_PCDR                (PLL_BASE+0x20)	//Peripherial Clock Divider Register/* PLL & Clock Controller */#define PLL_MCTL0               (PLL_BASE+0x04)	//MCU PLL Control Register 0#define PLL_MCTL1               (PLL_BASE+0x08)	//MCU PLL Control Register 1#define PLL_UPCTL0              (PLL_BASE+0x0C)	//USB PLL Control Register 0#define PLL_UPCTL1              (PLL_BASE+0x10)	//USB PLL Control Register 1/* System Control */#define PLL_RSR                 (PLL_BASE+0x800)	//Reset Source Register#define PLL_SIDR                (PLL_BASE+0x804)	//Silicon ID Register#define PLL_FMCR                (PLL_BASE+0x808)	//Function Muxing Control Register#define PLL_GPCR                (PLL_BASE+0x80C)	//Global Peripherial Control Regiser// ;---------------------------------------;// ; AITC                                  ;// ; $0022_3000 to $0022_3FFF              ;// ;---------------------------------------;#define AITC_BASE_ADDR          0x00223000#define AITC_INTCNTL            (AITC_BASE_ADDR+0x00)	//Interrupt Control Register#define AITC_NIMASK             (AITC_BASE_ADDR+0x04)	//Normal Interrupt Mask Register#define AITC_INTENNUM           (AITC_BASE_ADDR+0x08)	//Interrupt Enable Number Register#define AITC_INTDISNUM          (AITC_BASE_ADDR+0x0C)	//Interrupt Disable Number Register#define AITC_INTENABLEH         (AITC_BASE_ADDR+0x10)	//Interrupt Enable Register High#define AITC_INTENABLEL         (AITC_BASE_ADDR+0x14)	//Interrupt Enable Register Low#define AITC_INTTYPEH           (AITC_BASE_ADDR+0x18)#define AITC_INTTYPEL           (AITC_BASE_ADDR+0x1C)#define AITC_NIPRIORITY7        (AITC_BASE_ADDR+0x20)#define AITC_NIPRIORITY6        (AITC_BASE_ADDR+0x24)#define AITC_NIPRIORITY5        (AITC_BASE_ADDR+0x28)#define AITC_NIPRIORITY4        (AITC_BASE_ADDR+0x2C)#define AITC_NIPRIORITY3        (AITC_BASE_ADDR+0x30)#define AITC_NIPRIORITY2        (AITC_BASE_ADDR+0x34)#define AITC_NIPRIORITY1        (AITC_BASE_ADDR+0x38)#define AITC_NIPRIORITY0        (AITC_BASE_ADDR+0x3C)#define AITC_NIVECSR            (AITC_BASE_ADDR+0x40)#define AITC_FIVECSR            (AITC_BASE_ADDR+0x44)#define AITC_INTSRCH            (AITC_BASE_ADDR+0x48)#define AITC_INTSRCL            (AITC_BASE_ADDR+0x4C)#define AITC_INTFRCH            (AITC_BASE_ADDR+0x50)#define AITC_INTFRCL            (AITC_BASE_ADDR+0x54)#define AITC_NIPNDH             (AITC_BASE_ADDR+0x58)#define AITC_NIPNDL             (AITC_BASE_ADDR+0x5C)#define AITC_FIPNDH             (AITC_BASE_ADDR+0x60)#define AITC_FIPNDL             (AITC_BASE_ADDR+0x64)#define INTCNTL (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x00))#define NIMASK  (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x04))#define INTENNUM        (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x08))#define INTDISNUM       (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x0C))#define INTENABLEH      (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x10))#define INTENABLEL      (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x14))#define INTTYPEH        (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x18))#define INTTYPEL        (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x1C))#define NIPRIORITY7     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x20))#define NIPRIORITY6     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x24))#define NIPRIORITY5     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x28))#define NIPRIORITY4     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x2C))#define NIPRIORITY3     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x30))#define NIPRIORITY2     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x34))#define NIPRIORITY1     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x38))#define NIPRIORITY0     (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x3C))#define NIVECSR (*(volatile int *) (AITC_BASE_ADDR + 0x40))#define FIVECSR (*(volatile int *) (AITC_BASE_ADDR + 0x44))#define INTSRCH (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x48))#define INTSRCL (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x4C))#define INTFRCH (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x50))#define INTFRCL (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x54))#define NIPNDH  (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x58))#define NIPNDL  (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x5C))#define FIPNDH  (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x60))#define FIPNDL  (*(volatile unsigned int *) (AITC_BASE_ADDR + 0x64))//// ;---------------------------------------;// ; ASP                                   ;// ; $0021_5000 to $0021_5FFF              ;// ;---------------------------------------;#define ASP_BASE_ADDR           0x00215000#define ASP_PADFIFO             (ASP_BASE_ADDR+0x00)#define ASP_VADFIFO             (ASP_BASE_ADDR+0x04)#define ASP_VDAFIFO             (ASP_BASE_ADDR+0x08)#define ASP_VADCOEF             (ASP_BASE_ADDR+0x0C)#define ASP_ACNTLCR             (ASP_BASE_ADDR+0x10)#define ASP_PSMPLRG             (ASP_BASE_ADDR+0x14)#define ASP_ICNTLR              (ASP_BASE_ADDR+0x18)#define ASP_ISTATR              (ASP_BASE_ADDR+0x1C)#define ASP_VADGAIN             (ASP_BASE_ADDR+0x20)#define ASP_VDAGAIN             (ASP_BASE_ADDR+0x24)#define ASP_VDACOEF             (ASP_BASE_ADDR+0x28)#define ASP_CLKDIV              (ASP_BASE_ADDR+0x2C)#define ASP_CMPCNTL             (ASP_BASE_ADDR+0x30)#define ASP_PTRREG              (ASP_BASE_ADDR+0x34)//// ;---------------------------------------;// ; BOOT ROM                              ;// ;---------------------------------------;#define BOOTROM_ADDR_BOT        0x00000000#define BOOTROM_PHY_SIZE        0x0000028C#define BOOTROM_ASS_SIZE        0x00100000//// ;---------------------------------------;// ; BTA_WRAPPER                           ;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久久久久看片| 一区二区三区在线观看欧美| 亚洲欧美日韩中文字幕一区二区三区 | 中文无字幕一区二区三区| 一区二区三区四区在线| 国产精品1024| 日韩久久久精品| 天天影视网天天综合色在线播放| 国产福利91精品一区二区三区| 91精品啪在线观看国产60岁| 日韩伦理电影网| 激情欧美一区二区| 91精品国产麻豆| 日日骚欧美日韩| 欧美日韩中文另类| 亚洲一区二区黄色| 色综合一区二区| 亚洲欧美激情小说另类| 成人高清视频在线观看| 久久久久综合网| 狠狠色丁香婷综合久久| 欧美理论在线播放| 亚洲第一狼人社区| 欧美日韩黄视频| 亚洲第一精品在线| 欧洲一区二区av| 亚洲资源中文字幕| 日本乱人伦aⅴ精品| 依依成人精品视频| 欧美三级视频在线播放| 亚洲精品美腿丝袜| 97精品电影院| 亚洲人午夜精品天堂一二香蕉| 99综合电影在线视频| 国产亚洲1区2区3区| 国产二区国产一区在线观看| 精品国产伦一区二区三区观看方式| 蜜臀99久久精品久久久久久软件 | 一区二区三区资源| 欧美剧情片在线观看| 日韩国产欧美三级| 日韩欧美123| 久久成人羞羞网站| 国产精品三级av在线播放| 波多野结衣亚洲| 一区二区三区不卡在线观看| 欧美色老头old∨ideo| 日韩av一二三| 久久久欧美精品sm网站| 成人爽a毛片一区二区免费| 综合电影一区二区三区 | 97超碰欧美中文字幕| 国产片一区二区| a在线播放不卡| 亚洲一区二区高清| 欧美一区二区大片| 国产高清不卡一区| 亚洲国产精品一区二区久久 | 国产日韩亚洲欧美综合| 91免费视频网址| 日日骚欧美日韩| 国产欧美日韩亚州综合| 欧美亚洲一区三区| 国产一区不卡在线| 亚洲444eee在线观看| 91精品在线麻豆| 久草中文综合在线| 欧美性猛交xxxxxx富婆| 九九热在线视频观看这里只有精品| 国产欧美一区二区三区在线看蜜臀 | 久久只精品国产| 99久久免费精品| 蜜臀av一级做a爰片久久| 中文字幕一区二区三区视频| 91精品国产综合久久婷婷香蕉| 国产成人免费av在线| 午夜精品福利久久久| 久久一夜天堂av一区二区三区| a在线欧美一区| 激情综合五月天| 三级欧美在线一区| 亚洲美腿欧美偷拍| 国产蜜臀av在线一区二区三区| 欧美男生操女生| 在线日韩一区二区| 国产aⅴ综合色| 国产一区美女在线| 麻豆精品视频在线观看免费| 一区二区免费视频| 亚洲婷婷国产精品电影人久久| 精品久久久久久最新网址| 欧美日韩国产经典色站一区二区三区| 色爱区综合激月婷婷| 国产一区在线观看麻豆| 日本va欧美va精品| 天天色 色综合| 亚洲综合在线电影| 亚洲精品菠萝久久久久久久| 国产精品乱子久久久久| 国产亚洲午夜高清国产拍精品| 日韩午夜激情视频| 日韩欧美一区电影| 日韩一区二区三区在线观看| 欧美日韩卡一卡二| 精品视频免费在线| 欧美日韩国产天堂| 欧美日韩一区二区三区四区五区| 日本精品视频一区二区三区| 99久久婷婷国产综合精品| 成人在线视频一区二区| 成人av在线资源网站| 成人国产亚洲欧美成人综合网 | 午夜精品一区二区三区免费视频| 国产精品国产三级国产专播品爱网| 国产天堂亚洲国产碰碰| 久久久久久免费网| 久久午夜国产精品| 国产农村妇女毛片精品久久麻豆| 国产日韩在线不卡| 中文字幕在线观看不卡| 亚洲免费色视频| 亚洲午夜电影在线观看| 天天影视涩香欲综合网| 日本午夜一本久久久综合| 麻豆精品视频在线观看| 国产在线精品免费| 高清成人免费视频| 99久久久国产精品| 555www色欧美视频| 2021国产精品久久精品| 国产精品日产欧美久久久久| 亚洲美腿欧美偷拍| 视频在线观看国产精品| 国产麻豆91精品| 91丨porny丨中文| 69av一区二区三区| 国产欧美一区二区三区在线看蜜臀 | 国产亚洲综合性久久久影院| 欧美国产日韩精品免费观看| 亚洲欧美电影一区二区| 亚洲成人一区在线| 久久99精品国产| 色综合婷婷久久| 欧美一区二区三区在线观看视频| 日韩欧美另类在线| 亚洲少妇最新在线视频| 日本午夜精品视频在线观看| 国产精品一区免费视频| 色一情一伦一子一伦一区| 日韩视频在线观看一区二区| 国产精品美女久久久久久久| 亚洲成人免费电影| 丁香婷婷深情五月亚洲| 欧美猛男男办公室激情| 国产人妖乱国产精品人妖| 亚洲国产成人高清精品| 国产精品18久久久久久久久久久久| 91精品办公室少妇高潮对白| 亚洲精品一区二区三区精华液| 午夜在线成人av| 国产69精品久久久久777| 欧美女孩性生活视频| 中文字幕欧美一| 开心九九激情九九欧美日韩精美视频电影| 国产91精品精华液一区二区三区| 在线成人高清不卡| 亚洲精品日日夜夜| 国产a精品视频| 亚洲精品一区在线观看| 亚洲v中文字幕| 91成人国产精品| 国产精品成人午夜| 国产很黄免费观看久久| 婷婷激情综合网| 日韩一区二区在线观看| 久久精品国产精品青草| 国产欧美日韩另类视频免费观看| 亚洲第一成年网| 日本久久一区二区| 自拍偷拍亚洲激情| 国产成人鲁色资源国产91色综| 欧美精品日韩精品| 亚洲国产综合人成综合网站| 不卡的av电影| 国产欧美精品一区二区色综合| 麻豆免费精品视频| 欧美久久久一区| 日韩精品欧美精品| 日韩一卡二卡三卡| 免费av成人在线| 欧美一区二区三区白人| 日日骚欧美日韩| 67194成人在线观看| 首页国产欧美久久| 欧美一区二区日韩| 麻豆一区二区三| 日韩精品最新网址| 经典三级在线一区| 精品国产91亚洲一区二区三区婷婷| 久久不见久久见免费视频1|