亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? f2812regs_c.h

?? 2812頭文件
?? H
?? 第 1 頁 / 共 4 頁
字號:
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*該文件是定義寄存器地址的頭文件:F2812REGS_C.H*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#ifndef        F2812REGS_C_H
#define        F2812REGS_C_H
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義CPU中斷標志寄存器和中斷屏蔽寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
extern        cregister        volatile        UWORD                IER;
extern        cregister        volatile        UWORD                IFR;
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義裝置仿真寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        DEVICECNF        ((REGS16U)0x000880)                /* Device Configuration Register */
#define        DEVICEID        ((REGS16U)0x000882)                /* Device ID Register */
#define        PROTSTART        ((REGS16U)0x000884)                /* Block Protection Start Address Register */
#define        PROTRANGE        ((REGS16U)0x000885)                /* Block Protection Range Address Register */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義FLASH和OTP配置寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        FOPT                ((REGS16U)0x000A80)                /* Flash Option Register */
#define        FPWR                ((REGS16U)0x000A82)                /* Flash Power Modes Register */
#define        FSTATUS        ((REGS16U)0x000A83)                /* Status Register */
#define        FSTDBYWAIT        ((REGS16U)0x000A84)                /* Flash Sleep To Standby Wait State Register */
#define        FACTIVEWAIT        ((REGS16U)0x000A85)                /* Flash Standby To Active Wait State Register */
#define        FBANKWAIT        ((REGS16U)0x000A86)                /* Flash Read Access Wait State Register */
#define        FOTPWAIT        ((REGS16U)0x000A87)                /* OTP Read Access Wait State Register */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義CSM寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        KEY0                ((REGS16U)0x000AE0)                /* Low word of the 128-bit KEY register */
#define        KEY1                ((REGS16U)0x000AE1)                /* Next word of the 128-bit KEY register */
#define        KEY2                ((REGS16U)0x000AE2)                /* Next word of the 128-bit KEY register */
#define        KEY3                ((REGS16U)0x000AE3)                /* Next word of the 128-bit KEY register */
#define        KEY4                ((REGS16U)0x000AE4)                /* Next word of the 128-bit KEY register */
#define        KEY5                ((REGS16U)0x000AE5)                /* Next word of the 128-bit KEY register */
#define        KEY6                ((REGS16U)0x000AE6)                /* Next word of the 128-bit KEY register */
#define        KEY7                ((REGS16U)0x000AE7)                /* High word of the 128-bit KEY register */
#define        CSMSCR        ((REGS16U)0x000AEF)        /* CSM status and control register */

#define        PWL0                ((REGS16U)0x3F7FF8)                /* Low word of the 128-bit password */
#define        PWL1                ((REGS16U)0x3F7FF9)                /* Next word of the 128-bit password */
#define        PWL2                ((REGS16U)0x3F7FFA)        /* Next word of the 128-bit password */
#define        PWL3                ((REGS16U)0x3F7FFB)        /* Next word of the 128-bit password */
#define        PWL4                ((REGS16U)0x3F7FFC)        /* Next word of the 128-bit password */
#define        PWL5                ((REGS16U)0x3F7FFD)        /* Next word of the 128-bit password */
#define        PWL6                ((REGS16U)0x3F7FFE)        /* Next word of the 128-bit password */
#define        PWL7                ((REGS16U)0x3F7FFF)                /* High word of the 128-bit password */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*外部擴展端口配置與控制寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        XTIMING0        ((REGS32U)0x000B20)                /* XINTF Timing Register, Zone 0 can access as two 16-bit registers or one 32-bit register */
#define        XTIMING1        ((REGS32U)0x000B22)                /* XINTF Timing Register, Zone 1 can access as two 16-bit registers or one 32-bit register */
#define        XTIMING2        ((REGS32U)0x000B24)                /* XINTF Timing Register, Zone 2 can access as two 16-bit registers or one 32-bit register */
#define        XTIMING6        ((REGS32U)0x000B2C)                /* XINTF Timing Register, Zone 6 can access as two 16-bit registers or one 32-bit register */
#define        XTIMING7        ((REGS32U)0x000B2E)                /* XINTF Timing Register, Zone 7 can access as two 16-bit registers or one 32-bit register */
#define        XINTCNF2        ((REGS32U)0x000B34)                /* XINTF Configuration Register can access as two 16-bit registers or one 32-bit register */
#define        XBANK                ((REGS16U)0x000B38)                /* XINTF Bank Control Register */
#define        XREVISION        ((REGS16U)0x000B3A)                /* XINTF Revision Register */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義CPU定時器0、1、2的寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        TIMER0TIM        ((REGS16U)0x000C00)                /* CPU-Timer 0, Counter Register */
#define        TIMER0TIMH        ((REGS16U)0x000C01)                /* CPU-Timer 0, Counter Register High */
#define        TIMER0PRD        ((REGS16U)0x000C02)                /* CPU-Timer 0, Period Register */
#define        TIMER0PRDH        ((REGS16U)0x000C03)                /* CPU-Timer 0, Period Register High */
#define        TIMER0TCR        ((REGS16U)0x000C04)                /* CPU-Timer 0, Control Register */
#define        TIMER0TPR        ((REGS16U)0x000C06)                /* CPU-Timer 0, Prescale Register */
#define        TIMER0TPRH        ((REGS16U)0x000C07)                /* CPU-Timer 0, Prescale Register High */

#define        TIMER1TIM        ((REGS16U)0x000C08)                /* CPU-Timer 1, Counter Register */
#define        TIMER1TIMH        ((REGS16U)0x000C09)                /* CPU-Timer 1, Counter Register High */
#define        TIMER1PRD        ((REGS16U)0x000C0A)                /* CPU-Timer 1, Period Register */
#define        TIMER1PRDH        ((REGS16U)0x000C0B)                /* CPU-Timer 1, Period Register High */
#define        TIMER1TCR        ((REGS16U)0x000C0C)                /* CPU-Timer 1, Control Register */
#define        TIMER1TPR        ((REGS16U)0x000C0E)                /* CPU-Timer 1, Prescale Register */
#define        TIMER1TPRH        ((REGS16U)0x000C0F)                /* CPU-Timer 1, Prescale Register High */

#define        TIMER2TIM        ((REGS16U)0x000C10)                /* CPU-Timer 2, Counter Register */
#define        TIMER2TIMH        ((REGS16U)0x000C11)                /* CPU-Timer 2, Counter Register High */
#define        TIMER2PRD        ((REGS16U)0x000C12)                /* CPU-Timer 2, Period Register */
#define        TIMER2PRDH        ((REGS16U)0x000C13)                /* CPU-Timer 2, Period Register High */
#define        TIMER2TCR        ((REGS16U)0x000C14)                /* CPU-Timer 2, Control Register */
#define        TIMER2TPR        ((REGS16U)0x000C16)                /* CPU-Timer 2, Prescale Register */
#define        TIMER2TPRH        ((REGS16U)0x000C17)                /* CPU-Timer 2, Prescale Register High */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義PIE配置與控制寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
#define        PIECTRL                ((REGS16U)0x000CE0)                /* PIE, Control Register */
#define        PIEACK                ((REGS16U)0x000CE1)                /* PIE, Acknowledge Register */
#define        PIEIER1                ((REGS16U)0x000CE2)                /* PIE, INT1 Group Enable Register */
#define        PIEIFR1                ((REGS16U)0x000CE3)                /* PIE, INT1 Group Flag Register */
#define        PIEIER2                ((REGS16U)0x000CE4)                /* PIE, INT2 Group Enable Register */
#define        PIEIFR2                ((REGS16U)0x000CE5)                /* PIE, INT2 Group Flag Register */
#define        PIEIER3                ((REGS16U)0x000CE6)                /* PIE, INT3 Group Enable Register */
#define        PIEIFR3                ((REGS16U)0x000CE7)                /* PIE, INT3 Group Flag Register */
#define        PIEIER4                ((REGS16U)0x000CE8)                /* PIE, INT4 Group Enable Register */
#define        PIEIFR4                ((REGS16U)0x000CE9)                /* PIE, INT4 Group Flag Register */
#define        PIEIER5                ((REGS16U)0x000CEA)                /* PIE, INT5 Group Enable Register */
#define        PIEIFR5                ((REGS16U)0x000CEB)                /* PIE, INT5 Group Flag Register */
#define        PIEIER6                ((REGS16U)0x000CEC)                /* PIE, INT6 Group Enable Register */
#define        PIEIFR6                ((REGS16U)0x000CED)                /* PIE, INT6 Group Flag Register */
#define        PIEIER7                ((REGS16U)0x000CEE)                /* PIE, INT7 Group Enable Register */
#define        PIEIFR7                ((REGS16U)0x000CEF)                /* PIE, INT7 Group Flag Register */
#define        PIEIER8                ((REGS16U)0x000CF0)                /* PIE, INT8 Group Enable Register */
#define        PIEIFR8                ((REGS16U)0x000CF1)                /* PIE, INT8 Group Flag Register */
#define        PIEIER9                ((REGS16U)0x000CF2)                /* PIE, INT9 Group Enable Register */
#define        PIEIFR9                ((REGS16U)0x000CF3)                /* PIE, INT9 Group Flag Register */
#define        PIEIER10        ((REGS16U)0x000CF4)                /* PIE, INT10 Group Enable Register */
#define        PIEIFR10                ((REGS16U)0x000CF5)                /* PIE, INT10 Group Flag Register */
#define        PIEIER11        ((REGS16U)0x000CF6)                /* PIE, INT11 Group Enable Register */
#define        PIEIFR11                ((REGS16U)0x000CF7)                /* PIE, INT11 Group Flag Register */
#define        PIEIER12        ((REGS16U)0x000CF8)                /* PIE, INT12 Group Enable Register */
#define        PIEIFR12                ((REGS16U)0x000CF9)                /* PIE, INT12 Group Flag Register */
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
/*定義CAN模塊寄存器*/
/*--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------*/
                                                        /* CAN模塊控制寄存器 */
#define        CANME                ((REGS32U)0x006000)                /* Mailbox enable */
#define        CANMD                ((REGS32U)0x006002)                /* Mailbox direction */
#define        CANTRS                ((REGS32U)0x006004)                /* Transmit request set */
#define        CANTRR                ((REGS32U)0x006006)                /* Transmit request reset */
#define        CANTA                ((REGS32U)0x006008)                /* Transmission acknowledge */
#define        CANAA                ((REGS32U)0x00600A)                /* Abort acknowledge */
#define        CANRMP        ((REGS32U)0x00600C)                /* Receive message pending */
#define        CANRML                ((REGS32U)0x00600E)                /* Receive message lost */
#define        CANRFP                ((REGS32U)0x006010)                /* Remote frame pending */
#define        CANGAM        ((REGS32U)0x006012)                /* Global acceptance mask */
#define        CANMC                ((REGS32U)0x006014)                /* Master control */
#define        CANBTC                ((REGS32U)0x006016)                /* Bit-timing configuration */
#define        CANES                ((REGS32U)0x006018)                /* Error and status */
#define        CANTEC                ((REGS32U)0x00601A)                /* Transmit error counter */
#define        CANREC                ((REGS32U)0x00601C)                /* Receive error counter */
#define        CANGIF0                ((REGS32U)0x00601E)                /* Global interrupt flag 0 */
#define        CANGIM                ((REGS32U)0x006020)                /* Global interrupt mask */
#define        CANGIF1                ((REGS32U)0x006022)                /* Global interrupt flag 1 */
#define        CANMIM                ((REGS32U)0x006024)                /* Mailbox interrupt mask */
#define        CANMIL                ((REGS32U)0x006026)                /* Mailbox interrupt level */
#define        CANOPC                ((REGS32U)0x006028)                /* Overwrite protection control */
#define        CANTIOC        ((REGS32U)0x00602A)                /* TX I/O control */
#define        CANRIOC        ((REGS32U)0x00602C)                /* RX I/O control */
#define        CANLNT                ((REGS32U)0x00602E)                /* Local network time (Reserved in SCC mode) */
#define        CANTOC                ((REGS32U)0x006030)                /* Time-out control (Reserved in SCC mode) */
#define        CANTOS                ((REGS32U)0x006032)                /* Time-out status (Reserved in SCC mode) */

#define        CANLAM0        ((REGS32U)0x006040)                /* 局部屏蔽寄存器CANLAMn , n=0~31 */
#define        CANLAM1        ((REGS32U)0x006042)
#define        CANLAM2        ((REGS32U)0x006044)
#define        CANLAM3        ((REGS32U)0x006046)
#define        CANLAM4        ((REGS32U)0x006048)
#define        CANLAM5        ((REGS32U)0x00604A)
#define        CANLAM6        ((REGS32U)0x00604C)
#define        CANLAM7        ((REGS32U)0x00604E)
#define        CANLAM8        ((REGS32U)0x006050)
#define        CANLAM9        ((REGS32U)0x006052)
#define        CANLAM10        ((REGS32U)0x006054)
#define        CANLAM11        ((REGS32U)0x006056)
#define        CANLAM12        ((REGS32U)0x006058)
#define        CANLAM13        ((REGS32U)0x00605A)
#define        CANLAM14        ((REGS32U)0x00605C)
#define        CANLAM15        ((REGS32U)0x00605E)
#define        CANLAM16        ((REGS32U)0x006060)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久国产精品厨房| 欧美男女性生活在线直播观看| 亚洲精品国产第一综合99久久| 国产视频911| 久久精品视频免费观看| 久久综合色天天久久综合图片| 欧美高清激情brazzers| 在线成人午夜影院| 日韩一级二级三级精品视频| 91精品国产麻豆| 91麻豆精品久久久久蜜臀| 欧美日韩高清一区二区三区| 91精品国产综合久久久久 | 精品国产亚洲一区二区三区在线观看| 欧美日韩精品是欧美日韩精品| 欧美熟乱第一页| 欧美久久一二区| 精品久久久久久久久久久久包黑料| 欧美日韩国产综合久久| 欧美色中文字幕| 日韩精品一区在线| 久久亚洲一区二区三区四区| 欧美国产一区视频在线观看| 亚洲欧洲性图库| 亚洲电影视频在线| 精彩视频一区二区三区| 成人午夜精品一区二区三区| 99re热视频精品| 欧美男人的天堂一二区| 久久人人爽爽爽人久久久| 久久久久成人黄色影片| 亚洲综合免费观看高清在线观看| 日本午夜一区二区| 成人激情文学综合网| 欧美日韩一区视频| 国产婷婷色一区二区三区四区| 一区二区三区四区视频精品免费 | 91蝌蚪porny九色| 欧美一区二区在线观看| 国产午夜亚洲精品羞羞网站| 一区二区三区在线不卡| 国产剧情一区二区三区| 欧美日韩中文字幕一区二区| 国产香蕉久久精品综合网| 亚洲成人在线观看视频| 成人三级伦理片| 日韩欧美不卡一区| 亚洲影视在线观看| 风流少妇一区二区| 日韩欧美高清dvd碟片| 一区二区三区成人| 国产一区二区福利| 7777精品伊人久久久大香线蕉的 | 一区二区三区在线免费观看| 国产乱人伦偷精品视频不卡| 91精品一区二区三区久久久久久 | 午夜精品福利一区二区蜜股av| 国产91色综合久久免费分享| 欧美精品1区2区3区| 亚洲精品你懂的| 成人美女视频在线看| 欧美精品一区在线观看| 人人爽香蕉精品| 欧美日韩视频专区在线播放| 亚洲精品少妇30p| 成人精品鲁一区一区二区| 欧美一级黄色录像| 日韩主播视频在线| 欧美日韩视频在线第一区| 亚洲激情自拍偷拍| 91成人免费在线视频| 亚洲三级在线看| 91美女蜜桃在线| 中文字幕一区二区三| 成人综合在线视频| 国产日韩精品一区| 国产乱码精品一区二区三区av| 精品免费视频一区二区| 麻豆成人91精品二区三区| 欧美一区二区三区在线电影| 日日骚欧美日韩| 欧美一区二区精品| 日本少妇一区二区| 日韩免费看网站| 国产一区在线精品| 久久久不卡影院| 成人免费看片app下载| 中文在线一区二区| 99精品久久只有精品| 亚洲欧美韩国综合色| 欧美日韩激情在线| 久久99精品国产麻豆不卡| 久久色视频免费观看| 国内久久精品视频| 中文字幕va一区二区三区| 99re在线视频这里只有精品| 一区二区三区免费看视频| 欧美色图免费看| 韩国女主播成人在线| 国产精品久久免费看| 欧美色图12p| 狠狠色综合播放一区二区| 中文字幕欧美激情一区| 欧美视频在线播放| 国产一区欧美二区| 国产精品久久久99| 欧美日韩大陆在线| 国内精品国产成人国产三级粉色| 国产精品情趣视频| 欧美日韩免费高清一区色橹橹| 韩国理伦片一区二区三区在线播放| 国产精品美女久久久久久久| 欧美色精品在线视频| 国产成人午夜精品5599 | 欧美一三区三区四区免费在线看| 激情欧美一区二区三区在线观看| 一区视频在线播放| 日韩一级完整毛片| 色综合久久久久久久久| 美女国产一区二区三区| 亚洲视频免费在线| www国产精品av| 911精品国产一区二区在线| 国产传媒欧美日韩成人| 日韩中文字幕91| 亚洲欧美一区二区三区孕妇| 日韩精品一区二区在线| 欧美在线三级电影| www.亚洲激情.com| 国产在线精品不卡| 日韩福利电影在线| 亚洲一区二区在线视频| 亚洲精品一区二区三区99| 欧美精选一区二区| 色婷婷久久综合| jiyouzz国产精品久久| 激情图片小说一区| 裸体歌舞表演一区二区| 午夜精品福利一区二区蜜股av | 日韩一级二级三级精品视频| 在线精品视频小说1| 成人午夜免费av| 欧洲视频一区二区| 国产91精品在线观看| 久久国产视频网| 麻豆91免费看| 麻豆成人91精品二区三区| 日韩专区一卡二卡| 青青草国产精品亚洲专区无| 午夜精品国产更新| 婷婷成人激情在线网| 亚洲成人黄色影院| 天天综合色天天综合色h| 午夜精品123| 日本不卡在线视频| 男男gaygay亚洲| 久久99精品久久久久婷婷| 久久99精品久久久| 国产在线精品视频| 国产高清精品在线| 不卡视频免费播放| 日本高清不卡一区| 欧美亚洲另类激情小说| 欧美日韩激情一区| 日韩视频免费观看高清在线视频| 日韩欧美亚洲国产另类| 欧美精品一区男女天堂| 久久久久9999亚洲精品| 中文字幕中文在线不卡住| 自拍偷在线精品自拍偷无码专区| 亚洲精品videosex极品| 日本中文在线一区| 久久精品国产亚洲5555| 成人性生交大片免费| 91丨九色porny丨蝌蚪| 欧美日韩的一区二区| 欧美精品一区二区高清在线观看 | 91麻豆精品国产91久久久资源速度| 欧美一区二区三区影视| 久久亚洲一级片| 亚洲欧洲av色图| 午夜精品福利一区二区三区av| 韩国精品主播一区二区在线观看| 99久久免费精品| 337p亚洲精品色噜噜噜| 欧美激情中文字幕| 亚洲高清不卡在线| 国内久久婷婷综合| 在线精品亚洲一区二区不卡| 精品欧美乱码久久久久久1区2区| 亚洲色大成网站www久久九九| 日韩成人av影视| 色综合天天在线| 精品美女被调教视频大全网站| 18欧美乱大交hd1984| 久久国产剧场电影| 在线看国产日韩| 国产精品免费看片| 久久99久久99小草精品免视看| 99精品桃花视频在线观看|