?? shiftreg.fit.rpt
字號(hào):
Fitter report for shiftreg
Fri Aug 13 16:27:38 2004
Version 4.0 Build 214 3/25/2004 Service Pack 1 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Fitter Summary
3. Fitter Settings
4. Fitter Device Options
5. Fitter Equations
6. Floorplan View
7. Input Pins
8. Output Pins
9. All Package Pins
10. Control Signals
11. Global & Other Fast Signals
12. Non-Global High Fan-Out Signals
13. Local Routing Interconnect
14. MegaLAB Interconnect
15. LAB External Interconnect
16. MegaLAB Usage Summary
17. Row Interconnect
18. LAB Column Interconnect
19. ESB Column Interconnect
20. Fitter Resource Usage Summary
21. Fitter Resource Utilization by Entity
22. Delay Chain Summary
23. I/O Bank Usage
24. Pin-Out File
25. Fitter Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+---------------------------------------------------------------+
; Fitter Summary ;
+-----------------------+---------------------------------------+
; Fitter Status ; Successful - Fri Aug 13 16:27:38 2004 ;
; Revision Name ; shiftreg ;
; Top-level Entity Name ; shiftreg ;
; Family ; APEX20KE ;
; Device ; EP20K30ETC144-1 ;
; Total logic elements ; 4 / 1,200 ( < 1 % ) ;
; Total pins ; 6 / 92 ( 6 % ) ;
; Total memory bits ; 0 / 24,576 ( 0 % ) ;
; Total PLLs ; 0 / 2 ( 0 % ) ;
+-----------------------+---------------------------------------+
+------------------------------------------------------------------------------------------------+
; Fitter Settings ;
+-------------------------------------------------------------------------------------------------
; Option ; Setting ; Default Value ;
+------------------------------------------------------+--------------------+--------------------+
; Device ; AUTO ; ;
; Auto Global Memory Control Signals ; Off ; Off ;
; Turbo Bit ; On ; On ;
; PCI I/O ; Off ; Off ;
; Slow Slew Rate ; Off ; Off ;
; Fitter Initial Placement Seed ; 1 ; 1 ;
; Final Placement Optimizations ; Automatically ; Automatically ;
; SignalProbe signals routed during normal compilation ; Off ; Off ;
; FIT_ONLY_ONE_ATTEMPT ; Off ; Off ;
; Optimize IOC Register Placement for Timing ; On ; On ;
; Optimize Timing ; Normal Compilation ; Normal Compilation ;
+------------------------------------------------------+--------------------+--------------------+
+-------------------------------------------------------------------------+
; Fitter Device Options ;
+--------------------------------------------------------------------------
; Option ; Setting ;
+----------------------------------------------+--------------------------+
; Auto-restart configuration after error ; On ;
; Release clears before tri-states ; Off ;
; Enable user-supplied start-up clock (CLKUSR) ; Off ;
; Enable device-wide reset (DEV_CLRn) ; Off ;
; Enable device-wide output enable (DEV_OE) ; Off ;
; Enable INIT_DONE output ; Off ;
; Reserve all unused pins ; As output driving ground ;
; Base pin-out file on sameframe device ; Off ;
+----------------------------------------------+--------------------------+
+-------------------+
; Fitter Equations ;
+-------------------+
The equations can be found in d:/lyp/shiftreg/shiftreg.fit.eqn.
+-----------------+
; Floorplan View ;
+-----------------+
Floorplan report data cannot be output to ASCII.
Please use Quartus II to view the floorplan report data.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins ;
+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
; Name ; Pin # ; MegaLAB Row ; MegaLAB Col. ; Col. ; Fan-Out ; Global ; I/O Register ; Use Local Routing Input ; Power Up High ; PCI I/O Enabled ; Single-Pin CE ; FastRow Interconnect ; I/O Standard ;
+------+-------+-------------+--------------+------+---------+--------+--------------+-------------------------+---------------+-----------------+---------------+----------------------+--------------+
; Di ; 3 ; A ; -- ; -- ; 1 ; no ; no ; no ; no ; no ; no ; no ; LVTTL ;
; clk ; 95 ; -- ; -- ; -- ; 4 ; yes ; no ; no ; no ; no ; no ; no ; LVTTL ;
+------+-------+-------------+--------------+------+---------+--------+--------------+-------------------------+---------------+-----------------+---------------+----------------------+--------------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Output Pins ;
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
; Name ; Pin # ; MegaLAB Row ; MegaLAB Col. ; Col. ; I/O Register ; Use Local Routing Output ; Power Up High ; Slow Slew Rate ; PCI I/O Enabled ; Single-Pin OE ; Single-Pin CE ; Open Drain ; I/O Standard ;
+------+-------+-------------+--------------+------+--------------+--------------------------+---------------+----------------+-----------------+---------------+---------------+------------+--------------+
; Q[3] ; 111 ; -- ; 1 ; 3 ; no ; yes ; no ; no ; no ; no ; no ; no ; LVTTL ;
; Q[2] ; 110 ; -- ; 1 ; 2 ; no ; yes ; no ; no ; no ; no ; no ; no ; LVTTL ;
; Q[1] ; 113 ; -- ; 1 ; 5 ; no ; no ; no ; no ; no ; no ; no ; no ; LVTTL ;
; Q[0] ; 109 ; -- ; 1 ; 1 ; no ; yes ; no ; no ; no ; no ; no ; no ; LVTTL ;
+------+-------+-------------+--------------+------+--------------+--------------------------+---------------+----------------+-----------------+---------------+---------------+------------+--------------+
+-----------------------------------+
; All Package Pins ;
+------------------------------------
; Pin # ; Usage ; I/O Standard ;
+-------+------------+--------------+
; 1 ; VCC_INT ; ;
; 2 ; GND* ; ;
; 3 ; Di ; LVTTL ;
; 4 ; GND ; ;
; 5 ; VCC_IO ; ;
; 6 ; GND* ; ;
; 7 ; GND* ; ;
; 8 ; GND* ; ;
; 9 ; GND* ; ;
; 10 ; GND* ; ;
; 11 ; GND* ; ;
; 12 ; GND_IO ; ;
; 13 ; GND* ; ;
; 14 ; GND* ; ;
; 15 ; GND* ; ;
; 16 ; VCC_INT ; ;
; 17 ; GND ; ;
; 18 ; ^MSEL0 ; ;
; 19 ; ^MSEL1 ; ;
; 20 ; GND+ ; ;
; 21 ; VCC_INT ; ;
; 22 ; ^NCONFIG ; ;
; 23 ; GND+ ; ;
; 24 ; GND* ; ;
; 25 ; GND* ; ;
; 26 ; GND* ; ;
; 27 ; GND* ; ;
; 28 ; VCC_IO ; ;
; 29 ; GND* ; ;
; 30 ; GND* ; ;
; 31 ; GND* ; ;
; 32 ; GND* ; ;
; 33 ; GND* ; ;
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -