亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? shiftreg.tan.qmsg

?? verilog實現shiftreg
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer " "Info: Running Quartus II Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.0 Build 214 3/25/2004 Service Pack 1 SJ Web Edition " "Info: Version 4.0 Build 214 3/25/2004 Service Pack 1 SJ Web Edition" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Fri Aug 13 16:28:35 2004 " "Info: Processing started: Fri Aug 13 16:28:35 2004" {  } {  } 0}  } {  } 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --lower_priority --import_settings_files=off --export_settings_files=off shiftreg -c shiftreg " "Info: Command: quartus_tan --lower_priority --import_settings_files=off --export_settings_files=off shiftreg -c shiftreg" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Warning" "WTDB_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITDB_NODE_MAP_TO_CLK" "clk " "Info: Assuming node clk is an undefined clock" {  } { { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 2 -1 0 } } { "c:/quartus/bin/Assignment Editor.qase" "" "" { Assignment "c:/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0}  } {  } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "clk register register Q\[3\]~reg0 Q\[2\]~reg0 290.02 MHz Internal " "Info: Clock clk Internal fmax is restricted to 290.02 MHz between source register Q\[3\]~reg0 and destination register Q\[2\]~reg0" { { "Info" "ITDB_CLOCK_RATE" "clock 3.448 ns " "Info: fmax restricted to clock pin edge rate 3.448 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.510 ns + Longest register register " "Info: + Longest register to register delay is 0.510 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.161 ns) 0.161 ns Q\[3\]~reg0 1 REG LC5_2_A1 2 " "Info: 1: + IC(0.000 ns) + CELL(0.161 ns) = 0.161 ns; Loc. = LC5_2_A1; Fanout = 2; REG Node = 'Q\[3\]~reg0'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "" { Q[3]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.270 ns) + CELL(0.079 ns) 0.510 ns Q\[2\]~reg0 2 REG LC3_2_A1 2 " "Info: 2: + IC(0.270 ns) + CELL(0.079 ns) = 0.510 ns; Loc. = LC3_2_A1; Fanout = 2; REG Node = 'Q\[2\]~reg0'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "0.349 ns" { Q[3]~reg0 Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.240 ns 47.06 % " "Info: Total cell delay = 0.240 ns ( 47.06 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.270 ns 52.94 % " "Info: Total interconnect delay = 0.270 ns ( 52.94 % )" {  } {  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "0.510 ns" { Q[3]~reg0 Q[2]~reg0 } "NODE_NAME" } } }  } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 1.673 ns + Shortest register " "Info: + Shortest clock path from clock clk to destination register is 1.673 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.890 ns) 0.890 ns clk 1 CLK Pin_95 4 " "Info: 1: + IC(0.000 ns) + CELL(0.890 ns) = 0.890 ns; Loc. = Pin_95; Fanout = 4; CLK Node = 'clk'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 2 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.783 ns) + CELL(0.000 ns) 1.673 ns Q\[2\]~reg0 2 REG LC3_2_A1 2 " "Info: 2: + IC(0.783 ns) + CELL(0.000 ns) = 1.673 ns; Loc. = LC3_2_A1; Fanout = 2; REG Node = 'Q\[2\]~reg0'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "0.783 ns" { clk Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.890 ns 53.20 % " "Info: Total cell delay = 0.890 ns ( 53.20 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.783 ns 46.80 % " "Info: Total interconnect delay = 0.783 ns ( 46.80 % )" {  } {  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[2]~reg0 } "NODE_NAME" } } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 1.673 ns - Longest register " "Info: - Longest clock path from clock clk to source register is 1.673 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.890 ns) 0.890 ns clk 1 CLK Pin_95 4 " "Info: 1: + IC(0.000 ns) + CELL(0.890 ns) = 0.890 ns; Loc. = Pin_95; Fanout = 4; CLK Node = 'clk'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "" { clk } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 2 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.783 ns) + CELL(0.000 ns) 1.673 ns Q\[3\]~reg0 2 REG LC5_2_A1 2 " "Info: 2: + IC(0.783 ns) + CELL(0.000 ns) = 1.673 ns; Loc. = LC5_2_A1; Fanout = 2; REG Node = 'Q\[3\]~reg0'" {  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "0.783 ns" { clk Q[3]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.890 ns 53.20 % " "Info: Total cell delay = 0.890 ns ( 53.20 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.783 ns 46.80 % " "Info: Total interconnect delay = 0.783 ns ( 46.80 % )" {  } {  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[3]~reg0 } "NODE_NAME" } } }  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[3]~reg0 } "NODE_NAME" } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.335 ns + " "Info: + Micro clock to output delay of source is 0.335 ns" {  } { { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.198 ns + " "Info: + Micro setup delay of destination is 0.198 ns" {  } { { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "0.510 ns" { Q[3]~reg0 Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "1.673 ns" { clk Q[3]~reg0 } "NODE_NAME" } } }  } 0}  } { { "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" "" "" { Report "d:/lyp/shiftreg/db/shiftreg_cmp.qrpt" Compiler "shiftreg" "UNKNOWN" "V1" "d:/lyp/shiftreg/db/shiftreg.quartus_db" { Floorplan "" "" "" { Q[2]~reg0 } "NODE_NAME" } } } { "d:/lyp/shiftreg/shiftreg.v" "" "" { Text "d:/lyp/shiftreg/shiftreg.v" 12 -1 0 } }  } 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本午夜一本久久久综合| 亚洲色图视频网| 欧美一区二区三区色| 色噜噜夜夜夜综合网| 色综合婷婷久久| 色偷偷成人一区二区三区91| 99在线精品免费| 在线观看视频一区| 欧美喷潮久久久xxxxx| 欧美亚洲高清一区| 91精品国产高清一区二区三区 | 国产成人在线观看| 国产精品 日产精品 欧美精品| 精品无人码麻豆乱码1区2区| 精品一区二区在线观看| 国产电影精品久久禁18| 91在线一区二区| 欧美精品电影在线播放| 337p日本欧洲亚洲大胆精品| 中文字幕精品—区二区四季| 亚洲精品成人悠悠色影视| 亚洲chinese男男1069| 老司机午夜精品| 懂色av噜噜一区二区三区av| 一本久道久久综合中文字幕| 欧美日韩在线一区二区| 久久久影视传媒| 一区二区三区免费网站| 蜜桃视频一区二区三区在线观看| 狠狠v欧美v日韩v亚洲ⅴ| 99热这里都是精品| 538在线一区二区精品国产| 国产日韩影视精品| 亚洲成av人片观看| 成人午夜视频免费看| 在线观看91视频| 久久一二三国产| 一区二区三区在线视频观看58| 美国三级日本三级久久99 | 亚洲品质自拍视频| 日韩成人dvd| av在线一区二区| 欧美mv和日韩mv的网站| 亚洲精选免费视频| 国产91高潮流白浆在线麻豆| 欧美色倩网站大全免费| 中文字幕精品一区| 久久精品99国产精品| 色婷婷国产精品久久包臀| 亚洲精品在线免费播放| 午夜视频在线观看一区二区| 99国产精品视频免费观看| 久久综合视频网| 日韩电影在线观看一区| 色欧美日韩亚洲| 国产欧美日本一区视频| 激情图片小说一区| 91精品国产色综合久久不卡电影 | 7777女厕盗摄久久久| 亚洲精品第一国产综合野| 成人h精品动漫一区二区三区| 精品国产免费一区二区三区四区| 一区二区三区四区精品在线视频| 粉嫩av一区二区三区| 精品国产一区二区三区不卡| 丝袜脚交一区二区| 欧美区视频在线观看| 午夜视频一区二区| 欧美色综合影院| 亚洲一区二区三区自拍| 一本一道综合狠狠老| 综合久久久久久| 成人性生交大合| 国产精品麻豆久久久| 国产成人精品免费| 日本一区二区三区国色天香 | 91免费在线看| 亚洲日本成人在线观看| 99国产精品久| 一区二区不卡在线视频 午夜欧美不卡在| 成人夜色视频网站在线观看| 国产欧美一二三区| 91在线小视频| 亚洲国产精品视频| 日韩写真欧美这视频| 久草中文综合在线| www国产亚洲精品久久麻豆| 狠狠色丁香久久婷婷综合_中| 久久影院午夜论| 91丨porny丨首页| 一片黄亚洲嫩模| 欧美va亚洲va国产综合| 国产成人免费视频网站高清观看视频| 国产亚洲人成网站| 91色乱码一区二区三区| 亚洲成av人片| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 一区二区不卡在线视频 午夜欧美不卡在 | 久久综合av免费| 99国产精品视频免费观看| 亚洲午夜一区二区| 欧美成人一区二区三区在线观看| 久久99蜜桃精品| 中文字幕一区三区| 欧美久久久一区| 国产99久久久精品| 亚洲愉拍自拍另类高清精品| 欧美变态tickle挠乳网站| a亚洲天堂av| 日本成人中文字幕| 国产精品麻豆一区二区| 91麻豆精品国产91久久久久久久久| 久久精品国产网站| 亚洲欧美日韩国产综合在线| 日韩欧美中文字幕精品| 色婷婷综合久久| 国内成+人亚洲+欧美+综合在线| 国产精品每日更新| 精品日本一线二线三线不卡| 91啪九色porn原创视频在线观看| 麻豆一区二区99久久久久| 亚洲欧美日韩精品久久久久| 26uuu国产电影一区二区| 欧美调教femdomvk| 成人免费精品视频| 狠狠色丁香久久婷婷综| 亚洲一区国产视频| 亚洲特级片在线| 国产色综合一区| xf在线a精品一区二区视频网站| 欧美影视一区在线| av网站一区二区三区| 狠狠色丁香久久婷婷综合_中 | 911国产精品| 91国内精品野花午夜精品| 国产激情精品久久久第一区二区| 午夜精品福利一区二区三区av | 美女爽到高潮91| 婷婷成人综合网| 亚洲国产成人高清精品| 亚洲男人的天堂网| 国产精品久久久久aaaa| 久久久久久久久久久99999| 日韩精品中文字幕在线一区| 欧美日韩国产bt| 欧美猛男男办公室激情| 日本道色综合久久| 日本精品一区二区三区四区的功能| 国产不卡免费视频| 国产高清精品网站| 国产精品资源站在线| 国产伦精品一区二区三区视频青涩 | 精品女同一区二区| 日韩一区二区三区高清免费看看| 欧美日韩和欧美的一区二区| 欧美性一区二区| 欧美日韩免费在线视频| 欧美日韩国产综合一区二区| 欧美日韩免费一区二区三区 | 精品一区二区三区免费| 美女性感视频久久| 国产美女在线精品| 成av人片一区二区| 欧美在线观看视频一区二区三区| 欧洲精品一区二区三区在线观看| 精品视频999| 欧美成人一区二区三区在线观看| 精品国产凹凸成av人导航| 欧美videos大乳护士334| 国产亚洲自拍一区| 亚洲欧美日韩系列| 日本va欧美va欧美va精品| 韩国一区二区在线观看| 国产成a人无v码亚洲福利| 91色在线porny| 日韩一级大片在线| 国产精品久久久久7777按摩| 亚洲一二三区视频在线观看| 美腿丝袜亚洲综合| 粉嫩久久99精品久久久久久夜 | 精品国内片67194| 欧美国产一区在线| 一区二区欧美国产| 国产伦精品一区二区三区免费迷 | 精品在线播放午夜| 91在线观看污| 日韩欧美视频一区| 日韩美女视频一区| 美腿丝袜一区二区三区| 91热门视频在线观看| 欧美大片拔萝卜| 亚洲免费观看高清完整| 美女免费视频一区二区| 色av一区二区| 精品国一区二区三区| 亚洲国产精品一区二区www在线 | 一区二区成人在线视频| 国产福利电影一区二区三区| 欧美日韩国产a| 亚洲欧美另类久久久精品|