亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91sam9260_spi.h

?? ATMEL AT91SAM9260的中段控制程序!
?? H
字號:
/* linux/include/asm-arm/arch-at91sam9260/at91sam9260_spi.h
 * 
 * Hardware definition for the spi peripheral in the ATMEL at91sam9260 processor
 * 
 * Generated  01/16/2006 (17:06:46) AT91 SW Application Group from SPI_6088D V1.3
 * 
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 * 
 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
 * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
 * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 * 
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */


#ifndef __AT91SAM9260_SPI_H
#define __AT91SAM9260_SPI_H

/* -------------------------------------------------------- */
/* SPI ID definitions for  AT91SAM9260           */
/* -------------------------------------------------------- */
#ifndef AT91C_ID_SPI0
#define AT91C_ID_SPI0  	12 /**< Serial Peripheral Interface 0 id */
#endif /* AT91C_ID_SPI0 */
#ifndef AT91C_ID_SPI1
#define AT91C_ID_SPI1  	13 /**< Serial Peripheral Interface 1 id */
#endif /* AT91C_ID_SPI1 */

/* -------------------------------------------------------- */
/* SPI Base Address definitions for  AT91SAM9260   */
/* -------------------------------------------------------- */
#define AT91C_BASE_SPI0      	0xFFFC8000 /**< SPI0 base address */
#define AT91C_BASE_SPI1      	0xFFFCC000 /**< SPI1 base address */

/* -------------------------------------------------------- */
/* PIO definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define AT91C_PA0_SPI0_MISO 	(1 << 0) /**< SPI 0 Master In Slave */
#define AT91C_PA1_SPI0_MOSI 	(1 << 1) /**< SPI 0 Master Out Slave */
#define AT91C_PA3_SPI0_NPCS0 	(1 << 3) /**< SPI 0 Peripheral Chip Select 0 */
#define AT91C_PC11_SPI0_NPCS1 	(1 << 11) /**< SPI 0 Peripheral Chip Select 1 */
#define AT91C_PC16_SPI0_NPCS2 	(1 << 16) /**< SPI 0 Peripheral Chip Select 2 */
#define AT91C_PC17_SPI0_NPCS3 	(1 << 17) /**< SPI 0 Peripheral Chip Select 3 */
#define AT91C_PA2_SPI0_SPCK 	(1 << 2) /**< SPI 0 Serial Clock */

#define AT91C_PB0_SPI1_MISO 	(1 << 0) /**< SPI 1 Master In Slave */
#define AT91C_PB1_SPI1_MOSI 	(1 << 1) /**< SPI 1 Master Out Slave */
#define AT91C_PB3_SPI1_NPCS0 	(1 << 3) /**< SPI 1 Peripheral Chip Select 0 */
#define AT91C_PC18_SPI1_NPCS1 	(1 << 18) /**< SPI 1 Peripheral Chip Select 1 */
#define AT91C_PC19_SPI1_NPCS2 	(1 << 19) /**< SPI 1 Peripheral Chip Select 2 */
#define AT91C_PC3_SPI1_NPCS3 	(1 << 3) /**< SPI 1 Peripheral Chip Select 3 */
#define AT91C_PB2_SPI1_SPCK 	(1 << 2) /**< SPI 1 Serial Clock */


/* -------------------------------------------------------- */
/* Register offset definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define SPI_CR 	(0x0000) 	/**< Control Register */
#define SPI_MR 	(0x0004) 	/**< Mode Register */
#define SPI_RDR 	(0x0008) 	/**< Receive Data Register */
#define SPI_TDR 	(0x000C) 	/**< Transmit Data Register */
#define SPI_SR 	(0x0010) 	/**< Status Register */
#define SPI_IER 	(0x0014) 	/**< Interrupt Enable Register */
#define SPI_IDR 	(0x0018) 	/**< Interrupt Disable Register */
#define SPI_IMR 	(0x001C) 	/**< Interrupt Mask Register */
#define SPI_CSR 	(0x0030) 	/**< Chip Select Register */
#define SPI_RPR 	(0x0100) 	/**< Receive Pointer Register */
#define SPI_RCR 	(0x0104) 	/**< Receive Counter Register */
#define SPI_TPR 	(0x0108) 	/**< Transmit Pointer Register */
#define SPI_TCR 	(0x010C) 	/**< Transmit Counter Register */
#define SPI_RNPR 	(0x0110) 	/**< Receive Next Pointer Register */
#define SPI_RNCR 	(0x0114) 	/**< Receive Next Counter Register */
#define SPI_TNPR 	(0x0118) 	/**< Transmit Next Pointer Register */
#define SPI_TNCR 	(0x011C) 	/**< Transmit Next Counter Register */
#define SPI_PTCR 	(0x0120) 	/**< PDC Transfer Control Register */
#define SPI_PTSR 	(0x0124) 	/**< PDC Transfer Status Register */

/* -------------------------------------------------------- */
/* Bitfields definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
/* --- Register SPI_CR */
#define AT91C_SPI_SPIEN       (0x1 << 0 ) /**< (SPI) SPI Enable */
#define AT91C_SPI_SPIDIS      (0x1 << 1 ) /**< (SPI) SPI Disable */
#define AT91C_SPI_SWRST       (0x1 << 7 ) /**< (SPI) SPI Software reset */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_MR */
#define AT91C_SPI_MSTR        (0x1 << 0 ) /**< (SPI) Master/Slave Mode */
#define AT91C_SPI_PS          (0x1 << 1 ) /**< (SPI) Peripheral Select */
#define 	AT91C_SPI_PS_FIXED                (0x0 <<  1) /**< (SPI) Fixed Peripheral Select */
#define 	AT91C_SPI_PS_VARIABLE             (0x1 <<  1) /**< (SPI) Variable Peripheral Select */
#define AT91C_SPI_PCSDEC      (0x1 << 2 ) /**< (SPI) Chip Select Decode */
#define AT91C_SPI_FDIV        (0x1 << 3 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_MODFDIS     (0x1 << 4 ) /**< (SPI) Mode Fault Detection */
#define AT91C_SPI_LLB         (0x1 << 7 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_PCS         (0xF << 16) /**< (SPI) Peripheral Chip Select */
#define AT91C_SPI_DLYBCS      (0xFF << 24) /**< (SPI) Delay Between Chip Selects */
/* --- Register SPI_RDR */
#define AT91C_SPI_RD          (0xFFFF << 0 ) /**< (SPI) Receive Data */
#define AT91C_SPI_RPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
/* --- Register SPI_TDR */
#define AT91C_SPI_TD          (0xFFFF << 0 ) /**< (SPI) Transmit Data */
#define AT91C_SPI_TPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_SR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
#define AT91C_SPI_SPIENS      (0x1 << 16) /**< (SPI) Enable Status */
/* --- Register SPI_IER */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IDR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IMR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_CSR */
#define AT91C_SPI_CPOL        (0x1 << 0 ) /**< (SPI) Clock Polarity */
#define AT91C_SPI_NCPHA       (0x1 << 1 ) /**< (SPI) Clock Phase */
#define AT91C_SPI_CSAAT       (0x1 << 3 ) /**< (SPI) Chip Select Active After Transfer */
#define AT91C_SPI_BITS        (0xF << 4 ) /**< (SPI) Bits Per Transfer */
#define 	AT91C_SPI_BITS_8                    (0x0 <<  4) /**< (SPI) 8 Bits Per transfer */
#define 	AT91C_SPI_BITS_9                    (0x1 <<  4) /**< (SPI) 9 Bits Per transfer */
#define 	AT91C_SPI_BITS_10                   (0x2 <<  4) /**< (SPI) 10 Bits Per transfer */
#define 	AT91C_SPI_BITS_11                   (0x3 <<  4) /**< (SPI) 11 Bits Per transfer */
#define 	AT91C_SPI_BITS_12                   (0x4 <<  4) /**< (SPI) 12 Bits Per transfer */
#define 	AT91C_SPI_BITS_13                   (0x5 <<  4) /**< (SPI) 13 Bits Per transfer */
#define 	AT91C_SPI_BITS_14                   (0x6 <<  4) /**< (SPI) 14 Bits Per transfer */
#define 	AT91C_SPI_BITS_15                   (0x7 <<  4) /**< (SPI) 15 Bits Per transfer */
#define 	AT91C_SPI_BITS_16                   (0x8 <<  4) /**< (SPI) 16 Bits Per transfer */
#define AT91C_SPI_SCBR        (0xFF << 8 ) /**< (SPI) Serial Clock Baud Rate */
#define AT91C_SPI_DLYBS       (0xFF << 16) /**< (SPI) Delay Before SPCK */
#define AT91C_SPI_DLYBCT      (0xFF << 24) /**< (SPI) Delay Between Consecutive Transfers */

#endif /* __AT91SAM9260_SPI_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲福利电影网| 在线观看中文字幕不卡| 92国产精品观看| 欧美精品一二三| 亚洲欧洲av另类| 激情欧美一区二区| 色婷婷激情综合| 国产精品久久久久影院色老大 | 欧美国产亚洲另类动漫| 亚洲国产美女搞黄色| 成人免费av在线| 亚洲精品一区在线观看| 一区二区三区在线看| 处破女av一区二区| 精品福利一二区| 三级亚洲高清视频| 91精彩视频在线| 亚洲欧洲日韩女同| 成人精品国产福利| 中文字幕免费在线观看视频一区| 日韩不卡手机在线v区| 色狠狠色狠狠综合| 亚洲欧美国产三级| 成人黄色软件下载| 国产情人综合久久777777| 老鸭窝一区二区久久精品| 欧美高清性hdvideosex| 亚洲最新在线观看| 91成人在线观看喷潮| 亚洲免费av在线| 91同城在线观看| 1区2区3区精品视频| jlzzjlzz亚洲日本少妇| 国产精品丝袜久久久久久app| 国产麻豆视频一区| 国产欧美一区二区在线观看| 国产一区激情在线| 久久精品亚洲一区二区三区浴池| 国产一区在线观看视频| 国产午夜精品一区二区三区嫩草| 久草在线在线精品观看| 久久综合色8888| 国产mv日韩mv欧美| 最新日韩在线视频| 欧美午夜寂寞影院| 久久国产成人午夜av影院| 欧美mv和日韩mv国产网站| 国产精品77777| 国产精品超碰97尤物18| 色哟哟精品一区| 香蕉av福利精品导航| 日韩午夜小视频| 国产麻豆精品久久一二三| 欧美国产精品v| 日本韩国视频一区二区| 免费在线观看日韩欧美| 国产欧美日本一区二区三区| 91亚洲国产成人精品一区二三| 亚洲综合在线免费观看| 欧美浪妇xxxx高跟鞋交| 精品无人区卡一卡二卡三乱码免费卡| 国产亚洲精品久| 在线看国产一区二区| 久久国产三级精品| 中文字幕久久午夜不卡| 欧美在线高清视频| 精品一区二区免费在线观看| 中文字幕一区二区5566日韩| 欧美日韩一级二级| 高清成人在线观看| 五月综合激情婷婷六月色窝| 国产亚洲欧美中文| 欧美精品久久99| 波波电影院一区二区三区| 天天射综合影视| 中文字幕亚洲电影| 欧美成人艳星乳罩| 91国在线观看| 国产成人亚洲精品狼色在线| 日韩精品一二三四| 国产精品久久久久久久久快鸭 | 国产日韩欧美a| 欧美日韩高清一区二区不卡| 成年人国产精品| 麻豆一区二区99久久久久| 综合自拍亚洲综合图不卡区| 日韩精品一区二区三区视频播放| 色婷婷精品大在线视频| 国产99精品在线观看| 久久狠狠亚洲综合| 午夜精彩视频在线观看不卡| 亚洲欧洲av色图| 国产日韩视频一区二区三区| 日韩免费成人网| 欧美日韩精品免费观看视频| av日韩在线网站| 国产麻豆午夜三级精品| 蜜桃av一区二区| 丝袜美腿亚洲色图| 亚洲国产乱码最新视频| 亚洲精品免费一二三区| 国产精品久久久久久久久图文区| 久久午夜色播影院免费高清 | 丝袜美腿亚洲一区| 亚洲精品国产成人久久av盗摄| 国产精品美女一区二区三区 | 成人性生交大合| 精品影视av免费| 美腿丝袜一区二区三区| 偷拍一区二区三区四区| 亚洲综合色视频| 亚洲电影一级黄| 一区二区高清视频在线观看| 亚洲欧美成人一区二区三区| 亚洲婷婷在线视频| 成人免费在线播放视频| 亚洲视频一区二区在线| 亚洲色图欧洲色图婷婷| 一区二区三区四区国产精品| 一区二区三区四区不卡在线| 亚洲国产视频a| 天天操天天综合网| 日韩高清中文字幕一区| 蜜臀精品一区二区三区在线观看| 久久国产精品色婷婷| 国产福利精品导航| 99国内精品久久| 欧美中文字幕一区| 欧美一区二区三区四区五区| 欧美一区二区免费观在线| 日韩精品一区二区三区在线播放| 亚洲精品一区二区三区在线观看| 久久久久久久精| 亚洲视频一区在线| 视频在线观看一区二区三区| 另类调教123区 | 1024精品合集| 一个色妞综合视频在线观看| 天天色天天操综合| 国产一区二区精品久久99| 成人三级伦理片| 欧美日韩日日骚| 久久嫩草精品久久久精品| 国产精品剧情在线亚洲| 日韩和欧美的一区| 国产精品系列在线播放| 色视频欧美一区二区三区| 欧美日本一区二区| 欧美极品另类videosde| 亚洲五月六月丁香激情| 国产呦精品一区二区三区网站| 成人短视频下载| 欧美一区二区福利在线| 国产拍欧美日韩视频二区| 亚洲一区在线观看视频| 激情五月婷婷综合| 欧美性做爰猛烈叫床潮| 欧美韩国日本一区| 视频一区在线视频| 9i看片成人免费高清| 精品乱人伦一区二区三区| 亚洲色图.com| 国产大陆a不卡| 91精品国产一区二区三区香蕉| 国产精品狼人久久影院观看方式| 日韩av电影免费观看高清完整版 | 国产精品理论片| 九九在线精品视频| 在线一区二区视频| 国产亚洲精品7777| 美女精品一区二区| 欧美亚洲尤物久久| 国产精品不卡一区| 国产精一区二区三区| 777精品伊人久久久久大香线蕉| 亚洲欧洲日韩一区二区三区| 国产一区二区三区不卡在线观看| 欧美日韩国产综合视频在线观看 | 国产欧美日韩精品a在线观看| 午夜久久电影网| 色噜噜狠狠色综合中国| 国产精品久久久久久久岛一牛影视 | 风间由美一区二区三区在线观看 | 亚洲美女免费在线| 国产精品资源在线| 日韩视频一区二区在线观看| 亚洲一区二区三区小说| av一区二区久久| 国产精品国产a| 国产精品一卡二卡| 久久综合久久综合九色| 蜜臀a∨国产成人精品| 制服丝袜成人动漫| 亚洲午夜免费视频| 欧洲一区在线电影| 夜夜精品视频一区二区| 欧美性大战久久久久久久蜜臀| 亚洲欧美另类久久久精品2019| 国产另类ts人妖一区二区| 国产三级精品在线|