亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812_Program,very good Programs.
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲视频一区二区在线观看| 色欧美日韩亚洲| 日韩免费看的电影| 日韩精品一级中文字幕精品视频免费观看 | 色国产精品一区在线观看| 国产精品久久久久久久蜜臀| 国产河南妇女毛片精品久久久 | 亚洲美女在线一区| 久久成人av少妇免费| 一区二区三区免费观看| 91福利在线导航| 日韩成人精品在线观看| 日韩午夜中文字幕| 国产精品影视网| 综合中文字幕亚洲| 欧美另类变人与禽xxxxx| 老司机免费视频一区二区三区| 久久精品免视看| 日本久久一区二区三区| 日产国产欧美视频一区精品| 久久久精品天堂| 日本韩国精品一区二区在线观看| 日韩国产欧美视频| 国产三级久久久| 在线观看日韩高清av| 久久国产精品露脸对白| 国产精品乱码人人做人人爱| 欧美亚洲国产怡红院影院| 美女网站一区二区| 国产精品不卡一区| 日韩一区二区视频在线观看| 成人免费不卡视频| 午夜电影网亚洲视频| 欧美国产日韩精品免费观看| 欧美日韩激情在线| 成人精品亚洲人成在线| 午夜精品福利久久久| 国产精品午夜在线观看| 91精品国产综合久久婷婷香蕉| 国产精品88av| 日本va欧美va瓶| 亚洲啪啪综合av一区二区三区| 欧美大片顶级少妇| 欧美性生活一区| 成人中文字幕在线| 麻豆国产欧美一区二区三区| 亚洲日本免费电影| 国产人久久人人人人爽| 日韩一区二区在线观看视频| 91激情在线视频| 成人福利在线看| 国内精品久久久久影院薰衣草 | 亚洲国产成人一区二区三区| 69成人精品免费视频| 色综合欧美在线视频区| 国产成人一级电影| 久久精品国产99| 亚洲h动漫在线| 一区二区三区欧美日韩| 中文字幕欧美三区| 久久久久久久久伊人| 日韩三级免费观看| 制服丝袜一区二区三区| 欧美亚洲高清一区| 色综合久久99| 99久久99久久综合| 波多野结衣在线一区| 国产成人亚洲综合色影视| 毛片基地黄久久久久久天堂| 日韩在线一二三区| 亚洲成va人在线观看| 亚洲午夜一区二区三区| 亚洲激情五月婷婷| 亚洲精品第一国产综合野| 亚洲少妇最新在线视频| 一区二区欧美国产| 亚洲国产岛国毛片在线| 国产精品美女久久久久久久| 国产精品网站在线观看| 国产午夜精品福利| 中文字幕乱码一区二区免费| 国产日韩av一区二区| 欧美经典三级视频一区二区三区| 国产日韩av一区二区| 日本高清不卡aⅴ免费网站| 色综合中文字幕国产 | 欧美日韩精品综合在线| 欧美日韩日日摸| 91精品国产综合久久婷婷香蕉| 91精品国产黑色紧身裤美女| 欧美一区二区三区公司| 精品国产乱码久久久久久蜜臀| 亚洲精品一区二区三区福利| 久久久青草青青国产亚洲免观| 国产视频一区在线观看| 国产精品蜜臀在线观看| 亚洲日本va午夜在线电影| 一区二区三区日韩欧美精品 | 91精品国产综合久久久久久漫画| 欧美一区二区视频在线观看2022| 欧美r级电影在线观看| 国产婷婷色一区二区三区| 国产精品第四页| 亚洲国产一二三| 久久精品国产99| 99r精品视频| 欧美高清你懂得| 国产日韩影视精品| 亚洲精品国产一区二区精华液| 亚洲bt欧美bt精品| 国产乱人伦偷精品视频免下载| www.爱久久.com| 4438亚洲最大| 国产精品视频线看| 婷婷六月综合亚洲| 国产成人在线观看| 欧美在线高清视频| 久久精品这里都是精品| 亚洲精品久久久久久国产精华液| 美女尤物国产一区| 91美女福利视频| 精品理论电影在线观看 | 91精品国产综合久久精品app| 久久久久久久久久电影| 亚洲一区二区视频| 国产精品理论在线观看| 欧美丝袜第三区| 久久尤物电影视频在线观看| 亚洲女同一区二区| 久久99久久99小草精品免视看| 99久久伊人精品| 精品对白一区国产伦| 亚洲人成精品久久久久| 国产高清精品在线| 欧美一区二区三区在| 自拍偷拍国产亚洲| 国产精品一区二区91| 制服丝袜在线91| 亚洲一区二区综合| 91香蕉视频黄| 欧美国产日韩一二三区| 国产原创一区二区三区| 69成人精品免费视频| 亚洲小少妇裸体bbw| 成人天堂资源www在线| 精品国产一区二区三区久久影院| 亚洲成人www| 在线亚洲高清视频| 亚洲三级在线免费观看| 国产不卡视频一区| 2023国产精品自拍| 一区二区三区成人| 99v久久综合狠狠综合久久| 日韩精品视频网| 欧美成人女星排名| 日韩—二三区免费观看av| 99精品欧美一区二区三区小说| 精品理论电影在线观看| 天堂成人国产精品一区| 91福利在线播放| 亚洲精品大片www| 91视频精品在这里| 中文字幕一区av| av成人免费在线观看| 国产精品嫩草久久久久| 国产黄色精品视频| 欧美国产视频在线| 成年人网站91| 亚洲欧洲在线观看av| 99久久婷婷国产综合精品 | 欧美电影免费提供在线观看| 日韩经典中文字幕一区| 91麻豆精品91久久久久同性| 青青草成人在线观看| 欧美高清视频www夜色资源网| 日韩二区三区四区| www欧美成人18+| 国产99精品在线观看| 中文字幕在线视频一区| 91蜜桃在线观看| 日韩码欧中文字| 亚洲私人黄色宅男| 亚洲一区二区精品3399| 亚洲精品一二三四区| 国产精品色哟哟网站| 中文字幕第一区| 国产日韩欧美麻豆| 亚洲人成在线观看一区二区| 一区二区三区**美女毛片| 国产免费成人在线视频| 一区二区三区四区蜜桃| 亚洲激情图片一区| 欧美色偷偷大香| 亚洲综合免费观看高清在线观看| 91高清在线观看| 日韩av成人高清| 国产区在线观看成人精品| 一本大道久久a久久综合| 天天影视涩香欲综合网| 日韩欧美在线123|