亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812_Program,very good Programs.
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美网站大全在线观看| 久久精品99国产国产精| 色94色欧美sute亚洲线路一久 | 精品第一国产综合精品aⅴ| 免费观看日韩av| 亚洲精品一区二区三区四区高清 | 97久久超碰精品国产| 亚洲欧美日韩一区二区三区在线观看| 成人h版在线观看| 一区二区三区丝袜| 日韩欧美精品在线视频| 成人一区二区三区在线观看| 亚洲伦理在线精品| 欧美一级理论性理论a| 国产高清精品网站| 亚洲精品日产精品乱码不卡| 欧美剧在线免费观看网站 | 蜜桃视频第一区免费观看| 久久日韩精品一区二区五区| 成人国产精品免费观看视频| 亚洲影院理伦片| 久久久久久久久久久99999| 99热在这里有精品免费| 青草av.久久免费一区| 国产精品久久久久9999吃药| 欧美日韩亚洲综合在线 | 91丨九色丨蝌蚪丨老版| 日本女人一区二区三区| 国产清纯白嫩初高生在线观看91 | 国产成人精品午夜视频免费| 亚洲综合另类小说| 国产欧美中文在线| 宅男噜噜噜66一区二区66| 国产成人av一区二区三区在线 | 日本人妖一区二区| 亚洲一区二区视频在线| 日韩片之四级片| 国产.欧美.日韩| 日欧美一区二区| 成人欧美一区二区三区小说| 欧美一二三四在线| 色香蕉久久蜜桃| 久久精品国产久精国产| 亚洲美女偷拍久久| 久久久影院官网| 精品婷婷伊人一区三区三| 国产精品性做久久久久久| 亚洲曰韩产成在线| 亚洲国产精品传媒在线观看| 欧美一区二区日韩一区二区| 色天天综合色天天久久| 国产成人欧美日韩在线电影| 蜜桃视频一区二区| 五月激情综合婷婷| 亚洲综合激情另类小说区| 国产精品视频九色porn| 一区视频在线播放| 久久夜色精品国产欧美乱极品| 日本韩国一区二区| 成人18视频日本| 国产一区二区三区四区在线观看| 三级欧美韩日大片在线看| 夜夜夜精品看看| 亚洲精品成人精品456| 国产精品三级av| 久久九九久久九九| 久久美女艺术照精彩视频福利播放| 7777精品伊人久久久大香线蕉 | 国产精品免费丝袜| 久久综合九色综合欧美就去吻| 欧美日韩亚洲丝袜制服| 欧亚一区二区三区| 色av成人天堂桃色av| 91成人看片片| 在线观看不卡视频| 在线观看国产日韩| 欧洲精品一区二区| 在线欧美日韩国产| 欧美日韩另类一区| 欧美日韩视频一区二区| 9191精品国产综合久久久久久| 欧美日韩你懂的| 69精品人人人人| 欧美成人伊人久久综合网| 精品精品国产高清a毛片牛牛| 亚洲精品一区二区三区在线观看 | 91丨九色丨国产丨porny| 色综合视频一区二区三区高清| 91最新地址在线播放| 色激情天天射综合网| 欧美在线小视频| 欧美精品丝袜久久久中文字幕| 日韩一区二区三区av| 久久久青草青青国产亚洲免观| 色综合久久天天| 欧美手机在线视频| 欧美一级日韩一级| 久久久精品国产免费观看同学| 亚洲国产精品t66y| 一区二区三区在线免费播放| 香蕉影视欧美成人| 狠狠狠色丁香婷婷综合激情 | 亚洲国产视频网站| 日韩精品一二区| 国产精品一区在线观看你懂的| 成年人国产精品| 欧美日韩在线一区二区| 精品久久国产字幕高潮| 国产精品美女一区二区三区| 亚洲国产欧美日韩另类综合| 国产综合成人久久大片91| 91首页免费视频| 欧美大白屁股肥臀xxxxxx| 中文在线一区二区| 天天做天天摸天天爽国产一区| 国产一区二区影院| 色狠狠av一区二区三区| 精品乱人伦小说| 亚洲曰韩产成在线| 樱花草国产18久久久久| 精品粉嫩aⅴ一区二区三区四区| 久久麻豆一区二区| 一区二区高清在线| 国产麻豆精品一区二区| 一本到不卡免费一区二区| 日韩欧美国产电影| 自拍偷拍亚洲综合| 久久精品理论片| 91啪亚洲精品| 久久久久久久一区| 五月激情丁香一区二区三区| 成人一区二区三区视频| 日韩一区和二区| 一区二区三区国产| 成人一级黄色片| 日韩精品最新网址| 视频一区在线播放| 欧美在线一区二区三区| 国产精品国产自产拍高清av| 狠狠久久亚洲欧美| 欧美一区二区三区视频在线观看| 国产精品传媒视频| 国产成+人+日韩+欧美+亚洲| 日韩视频一区二区三区在线播放| 亚洲国产一区在线观看| 99国产麻豆精品| 中文字幕高清不卡| 免费一级欧美片在线观看| 蜜臀av在线播放一区二区三区| 成人一区二区视频| 91精品国产色综合久久久蜜香臀| 亚洲欧美日韩一区二区| 成人免费毛片嘿嘿连载视频| 久久午夜老司机| 久久av中文字幕片| 欧美久久一区二区| 亚洲va欧美va人人爽| 在线观看日韩电影| 自拍偷拍欧美精品| 成人av先锋影音| 中文字幕中文字幕中文字幕亚洲无线| 国产二区国产一区在线观看| 亚洲精品一区二区三区香蕉| 久久成人免费网| 精品欧美黑人一区二区三区| 麻豆精品视频在线观看免费| 欧美一级艳片视频免费观看| 免费日韩伦理电影| 日韩一级黄色大片| 韩国女主播一区| 久久午夜色播影院免费高清| 国产福利一区二区三区在线视频| 亚洲精品一线二线三线| 国产成人亚洲综合a∨婷婷| 国产午夜精品久久久久久久| 不卡av在线网| 国产午夜亚洲精品不卡| 国产成人免费xxxxxxxx| 欧美高清在线一区| 91女人视频在线观看| 亚洲综合一二区| 欧美日韩一区成人| 蜜臀av一区二区在线免费观看| 精品久久久久久无| 国产999精品久久| 国产精品灌醉下药二区| 欧美午夜一区二区三区| 亚洲成人精品影院| 亚洲精品一区二区三区精华液 | 中国av一区二区三区| 91麻豆蜜桃一区二区三区| 亚洲中国最大av网站| 69久久99精品久久久久婷婷| 精品在线一区二区三区| 中文字幕精品—区二区四季| 欧洲色大大久久| 韩国女主播成人在线观看| 亚洲欧美日韩在线播放| 欧美一区二区三区在线电影| 国产a级毛片一区|