亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812DSP與ADS8361的接口程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩在线三区| 制服丝袜亚洲网站| 在线播放中文一区| 久久精品一区二区| 午夜免费久久看| 不卡在线观看av| 日韩欧美在线网站| 亚洲精品国产一区二区三区四区在线| 久久不见久久见免费视频7| 成人在线一区二区三区| 日韩一区二区在线看| 亚洲一区二区三区在线| 成人三级伦理片| 欧美精品一区二区三区在线 | 成人少妇影院yyyy| 日韩欧美一二三| 亚洲v日本v欧美v久久精品| 成人伦理片在线| 久久久精品免费观看| 舔着乳尖日韩一区| 欧美性色aⅴ视频一区日韩精品| 欧美大片国产精品| 日韩和欧美的一区| 欧美性一二三区| 一区二区三区自拍| www.日本不卡| 久久九九久精品国产免费直播| 亚洲一区二区欧美| 一本大道久久a久久精二百| 久久久国产精品不卡| 精品一区二区三区免费| 精品视频色一区| 樱花影视一区二区| 一本大道久久a久久精二百| 欧美国产精品久久| 国产成人三级在线观看| 欧美videofree性高清杂交| 午夜精品久久久| 欧美日韩视频不卡| 亚洲成av人片一区二区三区| 色综合天天综合网天天狠天天| 中文一区二区完整视频在线观看 | 亚洲国产成人av网| 成人免费视频一区| 亚洲国产高清aⅴ视频| 波多野结衣中文一区| 国产精品视频你懂的| 国产高清在线精品| 久久婷婷一区二区三区| 国产麻豆成人精品| 国产精品国产三级国产普通话三级 | 一区二区免费看| 在线观看日韩高清av| 亚洲国产va精品久久久不卡综合| 欧美色偷偷大香| 蜜臀99久久精品久久久久久软件| 欧美一区二区精品在线| 久久99精品国产麻豆婷婷| 欧美激情在线免费观看| 99国产欧美另类久久久精品| 亚洲最新视频在线观看| 欧美军同video69gay| 精品综合久久久久久8888| 国产精品入口麻豆九色| 欧日韩精品视频| 免费观看成人av| 国产精品全国免费观看高清 | 国产精品久久久久久久岛一牛影视| 不卡一区二区在线| 日韩精品每日更新| 国产日本欧洲亚洲| 精品视频在线看| 国产一区二区三区视频在线播放 | 欧美成人精品二区三区99精品| 国产在线精品一区二区三区不卡| 国产精品久久久久久久久免费桃花 | 亚洲午夜电影在线观看| 精品国产乱码久久久久久免费 | 午夜久久电影网| 久久综合色婷婷| 欧美中文字幕一区二区三区亚洲| 免费高清不卡av| 一区二区高清在线| 久久久.com| 在线播放亚洲一区| 色婷婷激情久久| 国产成人av一区二区| 亚洲综合丝袜美腿| 亚洲国产精品二十页| 91麻豆精品91久久久久同性| 99久久精品国产精品久久 | 依依成人精品视频| 久久嫩草精品久久久精品| 欧洲色大大久久| 成人午夜大片免费观看| 日韩精品免费专区| 亚洲成人激情自拍| 一色屋精品亚洲香蕉网站| 日韩免费看的电影| 91精品国产综合久久精品图片 | 国产九色精品成人porny| 亚洲一区日韩精品中文字幕| 亚洲资源在线观看| 国产欧美在线观看一区| 91精品国产综合久久久久久久 | 欧美性一二三区| 91视视频在线直接观看在线看网页在线看| 日本欧美一区二区三区| 亚洲综合av网| 亚洲在线中文字幕| 综合在线观看色| 欧美国产欧美综合| 国产女主播在线一区二区| 精品久久久久99| 欧美不卡123| 欧美xingq一区二区| 91精品国产综合久久久久久漫画 | 亚洲蜜臀av乱码久久精品蜜桃| 中文在线一区二区 | 日韩欧美一区二区久久婷婷| 欧美色男人天堂| 欧美嫩在线观看| 欧美日韩激情一区| 欧美日本一区二区在线观看| 欧美亚洲国产怡红院影院| 欧美无砖专区一中文字| 欧美主播一区二区三区| 9191久久久久久久久久久| 91精品国模一区二区三区| 91精品啪在线观看国产60岁| 日韩精品一区国产麻豆| 久久综合999| 国产精品另类一区| 一区二区视频在线看| 亚洲国产毛片aaaaa无费看| 丝袜美腿一区二区三区| 欧美aⅴ一区二区三区视频| 另类小说综合欧美亚洲| 国产精品系列在线观看| 91免费版在线看| 欧美精品久久天天躁| 精品国产网站在线观看| 欧美—级在线免费片| 亚洲色图另类专区| 免费在线观看日韩欧美| 国产高清精品在线| 色嗨嗨av一区二区三区| 欧美电影一区二区| 久久先锋影音av鲁色资源| 国产精品三级av在线播放| 亚洲成av人**亚洲成av**| 精品一区二区三区日韩| 99精品视频中文字幕| 久久午夜国产精品| 亚洲日本在线a| 久久精品噜噜噜成人av农村| 成人美女视频在线看| 欧美久久久久久蜜桃| 久久久久久久久伊人| 亚洲天堂成人在线观看| 蜜桃免费网站一区二区三区| 不卡一区在线观看| 日韩精品一区二区三区视频在线观看| 国产欧美日韩视频在线观看| 亚洲国产日韩综合久久精品| 国产毛片精品视频| 欧美日韩一区二区三区在线看| 精品成a人在线观看| 亚洲乱码精品一二三四区日韩在线| 日本成人在线电影网| 99精品热视频| 久久亚洲精华国产精华液 | 91色婷婷久久久久合中文| 日韩欧美不卡在线观看视频| 亚洲精品中文字幕在线观看| 国产一区二区成人久久免费影院| 色欧美乱欧美15图片| 国产午夜精品久久久久久久| 日韩精品亚洲专区| 欧美做爰猛烈大尺度电影无法无天| 久久久久高清精品| 免费观看成人av| 777欧美精品| 一区二区三区丝袜| 91伊人久久大香线蕉| 久久久天堂av| 久久66热偷产精品| 3atv一区二区三区| 香蕉av福利精品导航| 91欧美一区二区| 中文字幕二三区不卡| 国产一区欧美二区| 精品嫩草影院久久| 免费精品视频在线| 欧美一区日本一区韩国一区| 午夜久久电影网| 欧美福利电影网| 日韩av电影一区| 欧美二区在线观看| 日本在线播放一区二区三区|