亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp281x_mcbsp.h

?? PWM發生器
?? H
?? 第 1 頁 / 共 3 頁
字號:
union XCERE_REG {
   Uint16              all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {         // bit description
   Uint16     XCERF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16              all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {         // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16              all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {         // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16              all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {         // bit description
   Uint16     XCERG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16              all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {         // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16              all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {            // bit   description
   Uint16     TXFFIL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;       // 5     Interrupt enable
   Uint16     TXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16     TXFFINT_FLAG:1;   // 7     INT flag
   Uint16     TXFFST:5;         // 12:8  FIFO status
   Uint16     TXFIFO_RESET:1;   // 13    FIFO reset
   Uint16     MFFENA:1;         // 14    Enhancement enable
   Uint16     rsvd:1;           // 15    reserved
}; 

union MFFTX_REG {
   Uint16            all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {        // bits  description
   Uint16 RXFFIL:5;         // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 RXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16 RXFFINT_FLAG:1;   // 7     INT flag
   Uint16 RXFFST:5;         // 12:8  FIFO status
   Uint16 RXFIFO_RESET:1;   // 13    FIFO reset
   Uint16 RXFFOVF_CLEAR:1;  // 14    Clear overflow
   Uint16 RXFFOVF_FLAG:1;   // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16            all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {        // bits  description
    Uint16 FFTXTXDLY:8;     // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16             all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {       // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16              all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {       // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16            all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;   // 0x7800, MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;   // 0x7801, MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;   // 0x7802, MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;   // 0x7803, MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;  // 0x7804, MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;  // 0x7805, MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;   // 0x7806, MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;   // 0x7807, MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;   // 0x7808, MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;   // 0x7809, MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;  // 0x7810, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;  // 0x7811, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;   // 0x7812, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;   // 0x7813, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;  // 0x7814, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;  // 0x7815, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;  // 0x7816, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;  // 0x7817, MCBSP Transmit channel enable partition B            
   union PCR_REG     PCR;    // 0x7818, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;  // 0x7819, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;  // 0x7820, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;  // 0x7821, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;  // 0x7823, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;  // 0x7824, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;  // 0x7825, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;  // 0x7826, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;  // 0x7827, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;  // 0x7828, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;  // 0x7829, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;  // 0x7830, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;  // 0x7831, MCBSP Transmit channel enable partition H             
   Uint16            rsvd1;  // 0x7832, reserved             
   union MFFTX_REG   MFFTX;  // 0x7833, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;  // 0x7834, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;  // 0x7835, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT; // 0x7836, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;  // 0x7837, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品一区八戒影视| 久久精品免费看| 久久国产精品区| 91啪亚洲精品| 精品福利一区二区三区| 亚洲综合免费观看高清完整版| 久久国产精品99精品国产 | 欧美三级中文字| 久久婷婷久久一区二区三区| 亚洲一区在线视频观看| 99久久免费视频.com| 26uuu色噜噜精品一区二区| 午夜国产精品影院在线观看| 91久久精品国产91性色tv| 久久久精品蜜桃| 精品在线一区二区三区| 欧美三级电影一区| 亚洲黄网站在线观看| 96av麻豆蜜桃一区二区| 国产精品视频一二三| 国产精品系列在线观看| 久久青草国产手机看片福利盒子| 日本午夜一区二区| 欧美日韩视频在线第一区| 亚洲综合色视频| 欧美亚洲国产一卡| 亚洲午夜久久久久久久久电影院| 99re热视频精品| 一区二区三区中文在线观看| 91在线播放网址| 中文字幕一区二区5566日韩| 成av人片一区二区| 国产精品第一页第二页第三页| 成人视屏免费看| 中文字幕一区二区三区av| 成人av免费在线播放| 亚洲欧洲国产专区| 精品国产不卡一区二区三区| 麻豆91在线播放| 成人性生交大片免费看视频在线 | 丁香婷婷综合五月| 久久久不卡影院| 成人18精品视频| 亚洲精品写真福利| 欧美日韩免费观看一区二区三区| 亚洲成a人在线观看| 欧美一级国产精品| 国产精品一级二级三级| 国产精品久久福利| 欧美性色aⅴ视频一区日韩精品| 午夜免费久久看| 久久亚洲私人国产精品va媚药| 国产91清纯白嫩初高中在线观看 | 日韩激情一区二区| 精品国产污污免费网站入口| 粉嫩绯色av一区二区在线观看| 国产精品久久久久久久岛一牛影视| 色婷婷综合久久| 日韩高清中文字幕一区| 久久综合精品国产一区二区三区| 国产99一区视频免费| 亚洲激情第一区| 欧美不卡123| 91婷婷韩国欧美一区二区| 午夜影视日本亚洲欧洲精品| 欧美精品一区二区三区在线播放| proumb性欧美在线观看| 日韩av一区二| 中文字幕永久在线不卡| 欧美丰满嫩嫩电影| 成人免费精品视频| 日韩精品乱码免费| |精品福利一区二区三区| 91精品国产aⅴ一区二区| a亚洲天堂av| 蜜桃久久av一区| 一区二区三区四区高清精品免费观看| 91精品国产日韩91久久久久久| 99久久99久久精品国产片果冻| 日本成人在线电影网| 成人免费一区二区三区在线观看| 欧美一级高清片在线观看| 91国偷自产一区二区开放时间| 国产一区二区久久| 五月综合激情日本mⅴ| 国产精品久久久一区麻豆最新章节| 91精品午夜视频| 欧美在线观看一区| 成人精品高清在线| 国产成人综合亚洲网站| 麻豆91小视频| 美脚の诱脚舐め脚责91| 亚洲国产欧美日韩另类综合| 国产精品激情偷乱一区二区∴| 欧美mv和日韩mv国产网站| 欧美男女性生活在线直播观看 | 黄色日韩三级电影| 五月激情六月综合| 亚洲大尺度视频在线观看| 亚洲人成人一区二区在线观看 | 91一区一区三区| 丰满亚洲少妇av| 国产美女精品一区二区三区| 蜜臀va亚洲va欧美va天堂| 亚洲成av人片观看| 亚洲二区在线视频| 亚洲一区成人在线| 亚洲成a人v欧美综合天堂 | 国产精品国产精品国产专区不片| www激情久久| 欧美精品一区视频| 久久综合视频网| 久久精子c满五个校花| 欧美一级片免费看| 欧美日韩国产一级片| 69堂精品视频| 欧美一区二区三区在线观看| 69堂亚洲精品首页| 精品久久久久久久久久久院品网 | 一区二区三区丝袜| 亚洲一级不卡视频| 亚洲国产精品影院| 日本一区中文字幕 | 91麻豆国产香蕉久久精品| 岛国一区二区三区| 91丨九色丨黑人外教| 色综合网站在线| 91麻豆精品国产91久久久久久久久| 91精品办公室少妇高潮对白| 欧亚一区二区三区| 日韩一区二区三区免费看 | 欧美日韩aaa| 日韩精品一区二区三区视频| 精品少妇一区二区三区在线视频| 久久网站最新地址| 1000精品久久久久久久久| 亚洲成人一区二区在线观看| 久久国产夜色精品鲁鲁99| 国产成人精品亚洲午夜麻豆| 97久久精品人人澡人人爽| 欧美亚州韩日在线看免费版国语版| 欧美丰满高潮xxxx喷水动漫| 国产亚洲一区二区在线观看| 综合久久久久久| 美腿丝袜在线亚洲一区 | 欧美日韩国产综合一区二区| 欧美一级在线观看| 欧美国产日韩一二三区| 亚洲国产日韩一级| 国产一区二区免费视频| 91久久人澡人人添人人爽欧美 | 8v天堂国产在线一区二区| 亚洲精品在线三区| 亚洲欧美激情视频在线观看一区二区三区 | 日韩三级免费观看| 国产精品久久毛片a| 免费一级欧美片在线观看| 成人av综合在线| 欧美一级爆毛片| 亚洲蜜臀av乱码久久精品| 久久se这里有精品| 91黄色小视频| 国产精品美女久久久久aⅴ| 石原莉奈在线亚洲三区| 成人永久aaa| 精品国产乱码久久久久久图片| 亚洲欧美乱综合| 国产成人av电影免费在线观看| 欧美军同video69gay| 国产精品国产三级国产有无不卡| 青青草原综合久久大伊人精品优势| 成人综合婷婷国产精品久久蜜臀| 91精品国产综合久久蜜臀| 亚洲日本电影在线| 国产传媒久久文化传媒| 精品日韩在线一区| 视频在线观看一区| 91麻豆精品一区二区三区| 久久精品视频一区二区三区| 天堂精品中文字幕在线| 色香蕉成人二区免费| 欧美激情一区二区三区四区| 久久99国产精品久久99| 欧美日韩亚洲综合在线 | 中文字幕一区二区三区视频 | 日本道色综合久久| 国产精品国产三级国产| 床上的激情91.| 国产视频一区二区在线观看| 加勒比av一区二区| 欧美大片国产精品| 久久国产生活片100| 欧美大片一区二区三区| 久久99国产精品免费| 精品国产乱码久久久久久久久| 日韩高清不卡在线| 91精品国产乱| 久久超级碰视频| 欧美精品一区二区三区蜜臀| 激情成人综合网|