亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? UART參考設計
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_tx_tb.vhd
--  Title:             uart_tx_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top transmitter testing
--                     There are 4 tests in different combinations:
--                     Test 1 : 5-bit data, even parity, 1 stop
--                     Test 2 : 5-bit data, even parity, 1.5 stop
--                     Test 3 : 5-bit data, odd parity, 1 stop
--                     Test 4 : 5-bit data, odd parity, 1.5 stop
--                     Test 5 : 5-bit data, stick even parity, 1 stop
--                     Test 6 : 5-bit data, stick even parity, 1.5 stop
--                     Test 7 : 5-bit data, stick odd parity, 1 stop
--                     Test 8 : 5-bit data, stick odd parity, 1.5 stop
--                     Test 9 : 5-bit data, no parity, 1 stop
--                     Test 10 : 5-bit data, no parity, 1.5 stop
--                     Test 11 : 6-bit data, even parity, 1 stop
--                     Test 12 : 6-bit data, even parity, 2 stop
--                     Test 13 : 6-bit data, odd parity, 1 stop
--                     Test 14 : 6-bit data, odd parity, 2 stop
--                     Test 15 : 6-bit data, stick even parity, 1 stop
--                     Test 16 : 6-bit data, stick even parity, 2 stop
--                     Test 17 : 6-bit data, stick odd parity, 1 stop
--                     Test 18 : 6-bit data, stick odd parity, 2 stop
--                     Test 19 : 6-bit data, no parity, 1 stop
--                     Test 20 : 6-bit data, no parity, 2 stop
--                     Test 21 : 7-bit data, even parity, 1 stop
--                     Test 22 : 7-bit data, even parity, 2 stop
--                     Test 23 : 7-bit data, odd parity, 1 stop
--                     Test 24 : 7-bit data, odd parity, 2 stop
--                     Test 25 : 7-bit data, stick even parity, 1 stop
--                     Test 26 : 7-bit data, stick even parity, 2 stop
--                     Test 27 : 7-bit data, stick odd parity, 1 stop
--                     Test 28 : 7-bit data, stick odd parity, 2 stop
--                     Test 29 : 7-bit data, no parity, 1 stop
--                     Test 30 : 7-bit data, no parity, 2 stop
--                     Test 31 : 8-bit data, even parity, 1 stop
--                     Test 32 : 8-bit data, even parity, 2 stop
--                     Test 33 : 8-bit data, odd parity, 1 stop
--                     Test 34 : 8-bit data, odd parity, 2 stop
--                     Test 35 : 8-bit data, stick even parity, 1 stop
--                     Test 36 : 8-bit data, stick even parity, 2 stop
--                     Test 37 : 8-bit data, stick odd parity, 1 stop
--                     Test 38 : 8-bit data, stick odd parity, 2 stop
--                     Test 39 : 8-bit data, no parity, 1 stop
--                     Test 40 : 8-bit data, no parity, 2 stop
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_tx_tb is
end uart_tx_tb;

architecture behavior of uart_tx_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sout_chk (
    numDataBits        : integer range 5 to 8;
    Txdata             : in std_logic_vector(7 downto 0);
    ParityBit          : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    constant cycleTime : in time;
    signal SOUT        : in std_logic) is
    variable i : integer;
  begin
    -- Wait for Start Bit
    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for cycleTime/32;
        exit when SOUT = '0';
        i := i + 1;
      else
        assert (false) report"Start bit Generation Failed"
        severity failure;
      end if;
    end loop;
    -- Start Bit checking
    for i in 1 to 15 loop
      wait for cycleTime/16;
      assert SOUT = '0'
        report "Start bit too short"
        severity failure;
    end loop;
    -- Data Bits checking
    for dataBit in 0 to numDataBits-1 loop
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = TxData(databit)
          report "Transmitted Data bits incorrect"
          severity failure;
      end loop;
    end loop;
    -- Parity Bit checking
    if (parityBitExist) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = ParityBit
          report "Transmitted Parity bit incorrect"
          severity failure;
      end loop;
    end if;
    -- Stop Bit checking
    if (stopBitLength = 1.0) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 1.5) then
      for i in 0 to 23 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1.5 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 2.0) then
      for i in 0 to 31 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 2 Stop bit incorrect"
          severity failure;
      end loop;
    else
      assert (false)
        report "Incorrect Stop bit length specified"
        severity failure;
    end if;
  end sout_chk;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal TestID           : integer := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SOUT Checking for UART Transmitter Functions Tests
-----------------------------------------------------------------------
  Sout_Chk_Proc: process
  begin

    wait for (10*CLK_PERIOD);
    
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91麻豆免费看| 日韩欧美在线网站| 成人永久免费视频| 午夜久久久久久久久久一区二区| 国产欧美精品一区二区色综合 | 色综合天天综合网天天狠天天 | 久久综合色8888| 91精品国产一区二区三区蜜臀| 91免费观看视频| 一本色道久久综合精品竹菊| 成人久久18免费网站麻豆 | 在线看日本不卡| 91久久精品一区二区三区| 91蜜桃网址入口| 在线看一区二区| 精品视频一区三区九区| 欧美日韩亚洲综合一区| 欧美一级二级三级蜜桃| 日韩欧美一区二区免费| 久久综合色综合88| 国产欧美日韩亚州综合| 国产精品久久三| 亚洲激情第一区| 丝袜诱惑亚洲看片 | 日韩av一二三| 国产精品自拍在线| 国产乱子伦视频一区二区三区| 成人国产亚洲欧美成人综合网| 色综合久久中文综合久久97| 欧美日韩在线不卡| 久久免费偷拍视频| 亚洲综合男人的天堂| 蜜桃av一区二区| 99免费精品在线观看| 欧美三级在线播放| 国产网红主播福利一区二区| 亚洲最新视频在线观看| 韩国毛片一区二区三区| 国产精品456| 宅男在线国产精品| 国产精品国产三级国产专播品爱网 | 国产三级欧美三级日产三级99| 一区二区日韩av| 国产麻豆精品theporn| 欧美亚洲综合在线| 美女一区二区在线观看| 91视频国产观看| 国产精品伦一区| 久久福利视频一区二区| 成人高清在线视频| 国产亚洲综合在线| 午夜伦欧美伦电影理论片| 不卡一区在线观看| 亚洲精品一线二线三线| 天天综合色天天综合色h| 91麻豆swag| 亚洲精品国产一区二区精华液 | 日韩精品一区二区三区四区| 国产精品第13页| 国产精品影音先锋| 欧美激情一区二区在线| 日产精品久久久久久久性色| 色香蕉久久蜜桃| 亚洲欧美国产毛片在线| 91麻豆文化传媒在线观看| 最新高清无码专区| 91成人免费电影| 伊人性伊人情综合网| 91麻豆精东视频| 亚洲精品久久久蜜桃| 欧美中文字幕亚洲一区二区va在线 | 欧美乱熟臀69xxxxxx| 一区二区在线观看不卡| 欧美午夜精品一区二区三区| 亚洲一级二级三级在线免费观看| 在线免费av一区| 日本三级韩国三级欧美三级| 日韩午夜中文字幕| 国产乱人伦精品一区二区在线观看| 久久女同精品一区二区| 床上的激情91.| 亚洲福利视频导航| 欧美一级高清片| 成人性生交大片免费看视频在线 | 中文字幕免费一区| 欧美精品日韩精品| 偷窥国产亚洲免费视频| 久久久午夜电影| 成人动漫一区二区在线| 天堂av在线一区| 国产精品萝li| 精品精品国产高清a毛片牛牛| av亚洲精华国产精华精华| 一区二区三区丝袜| 久久久99精品久久| 欧美丝袜丝nylons| 色综合天天做天天爱| 国产精品一区久久久久| 图片区日韩欧美亚洲| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 国产精品美女久久久久aⅴ | 粉嫩蜜臀av国产精品网站| 亚洲电影在线免费观看| 欧美国产一区二区在线观看| 欧美日韩精品一区视频| 色素色在线综合| 99免费精品在线| 99精品欧美一区| 国产成人免费网站| 久久精品国产77777蜜臀| 日韩中文字幕不卡| 五月天国产精品| 午夜精品久久久久久久| 亚洲女同一区二区| 一区二区在线观看视频在线观看| 中文字幕亚洲精品在线观看| 久久久五月婷婷| 国产精品免费看片| 国产精品黄色在线观看| 中文字幕在线不卡| 国产精品理伦片| 亚洲四区在线观看| 亚洲精品亚洲人成人网| 亚洲激情六月丁香| 亚洲午夜电影在线| 日韩高清一区二区| 理论电影国产精品| 国产99久久久国产精品免费看| 国产曰批免费观看久久久| 国产成人精品aa毛片| 99久久精品费精品国产一区二区| 99精品在线免费| 欧美裸体bbwbbwbbw| 国产精品久久久久久久午夜片 | 26uuu亚洲| 久久久久久99精品| 日韩美女视频19| 丝袜美腿一区二区三区| 国产黄色成人av| 91在线无精精品入口| 欧美一卡二卡三卡四卡| 亚洲欧美在线观看| 九一九一国产精品| 成人精品在线视频观看| 欧美日韩一区在线观看| 国产女人水真多18毛片18精品视频 | 亚洲日本中文字幕区| 久久99精品一区二区三区三区| 成人精品视频一区| 日韩免费观看高清完整版| 自拍偷拍亚洲激情| 国产精品资源在线| 免费成人性网站| 懂色av噜噜一区二区三区av | 亚洲大片在线观看| 成人开心网精品视频| 精品三级在线看| 午夜日韩在线电影| 欧美日韩欧美一区二区| 日韩免费观看高清完整版在线观看| 一区二区国产盗摄色噜噜| 欧美日韩三级一区| 日本色综合中文字幕| 久久精品网站免费观看| 国产成人亚洲综合a∨猫咪| 亚洲欧洲日韩女同| 欧美日韩国产小视频在线观看| 免费成人美女在线观看| 国产精品全国免费观看高清| 欧美一a一片一级一片| 欧美日韩免费观看一区三区| 免费高清在线一区| 国产欧美精品一区| 欧美日韩精品专区| 成人av在线资源网站| 日韩成人免费看| 国产精品久久网站| 精品蜜桃在线看| 欧美日韩一区视频| kk眼镜猥琐国模调教系列一区二区| 亚洲va欧美va人人爽午夜| 国产欧美精品一区二区三区四区| 欧美日韩国产一区| 91视频一区二区三区| 国产精品一区二区三区四区| 亚洲成人av一区二区三区| 中文字幕一区二区在线观看| 欧美mv日韩mv国产网站app| 91福利国产精品| 色综合天天综合网天天狠天天| 国产乱子伦视频一区二区三区| 天天色图综合网| 婷婷国产v国产偷v亚洲高清| 一区二区三区日本| 亚洲人精品一区| 国产精品嫩草99a| 最新日韩在线视频| 国产精品第四页| 国产精品久久久久影院| 国产午夜亚洲精品不卡|