亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? UART參考設計
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
    sout_chk(5, "01011010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 3 ----------------------------------------------------
    --   5-bit data, odd parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 4 ----------------------------------------------------
    --   5-bit data, odd parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 5 ----------------------------------------------------
    --   5-bit data, stick even parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 6 ----------------------------------------------------
    --   5-bit data, stick even parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 7 ----------------------------------------------------
    --   5-bit data, stick odd parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 8 ----------------------------------------------------
    --   5-bit data, stick odd parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 9 ----------------------------------------------------
    --   5-bit data, no parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 10 ---------------------------------------------------
    --   5-bit data, no parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, false, CLK_PERIOD*16, SOUT);

    -- Test 11 ---------------------------------------------------
    --   6-bit data, even parity, 1 stop
    sout_chk(6, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 12 ---------------------------------------------------
    --   6-bit data, even parity, 2 stop
    sout_chk(6, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 13 ---------------------------------------------------
    --   6-bit data, odd parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 14 ---------------------------------------------------
    --   6-bit data, odd parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 15 ---------------------------------------------------
    --   6-bit data, stick even parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 16 ---------------------------------------------------
    --   6-bit data, stick even parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 17 ---------------------------------------------------
    --   6-bit data, stick odd parity, 1 stop
    sout_chk(6, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 18 ---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    sout_chk(6, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 19 ---------------------------------------------------
    --   6-bit data, no parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 20 ---------------------------------------------------
    --   6-bit data, no parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);

    -- Test 21 ---------------------------------------------------
    --   7-bit data, even parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 22 ---------------------------------------------------
    --   7-bit data, even parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 23 ---------------------------------------------------
    --   7-bit data, odd parity, 1 stop
    sout_chk(7, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 24 ---------------------------------------------------
    --   7-bit data, odd parity, 2 stop
    sout_chk(7, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 25 ---------------------------------------------------
    --   7-bit data, stick even parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 26 ---------------------------------------------------
    --   7-bit data, stick even parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 27 ---------------------------------------------------
    --   7-bit data, stick odd parity, 1 stop
    sout_chk(7, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 28 ---------------------------------------------------
    --   7-bit data, stick odd parity, 2 stop
    sout_chk(7, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 29 ---------------------------------------------------
    --   7-bit data, no parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 30 ---------------------------------------------------
    --   7-bit data, no parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);

    -- Test 31 ---------------------------------------------------
    --   8-bit data, even parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 32 ---------------------------------------------------
    --   8-bit data, even parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 33 ---------------------------------------------------
    --   8-bit data, odd parity, 1 stop
    sout_chk(8, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 34 ---------------------------------------------------
    --   8-bit data, odd parity, 2 stop
    sout_chk(8, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 35 ---------------------------------------------------
    --   8-bit data, stick even parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 36 ---------------------------------------------------
    --   8-bit data, stick even parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 37 ---------------------------------------------------
    --   8-bit data, stick odd parity, 1 stop
    sout_chk(8, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 38 ---------------------------------------------------
    --   8-bit data, stick odd parity, 2 stop
    sout_chk(8, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 39 ---------------------------------------------------
    --   8-bit data, no parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 40 ---------------------------------------------------
    --   8-bit data, no parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);


    -- end of tests ----------------------------------------------
    wait;
  end process Sout_Chk_Proc;
    
-----------------------------------------------------------------------
-- Test UART Transmitter/Receiver Functions
-----------------------------------------------------------------------
  UART_Stim_Proc : process
    variable i : integer;
  begin

    -- Reset and Intialization
    MR <= '1';

    CS <= '0';
    ADSn <= '1';
    A <= "111";
    DIN <= "11111111";
    SIN <= '1';
    CTSn <= '1';
    DCDn <= '1';
    DSRn <= '1';
    RIn  <= '1';

    wait for (9.5*CLK_PERIOD);

    MR <= '0';

    wait for (0.5*CLK_PERIOD);


    wait until falling_edge(PCLK);
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    TestID <= 1;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 5 data bit (bit[1-0]="00")
    --   bit 0 : 0, 5 data bit (bit[1-0]="00")
    write_reg (LCR,"00011000",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    TestID <= 2;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 1.5 stop bit
    --   bit 1 : 0, 5 data bit (bit[1-0]="00")
    --   bit 0 : 0, 5 data bit (bit[1-0]="00")
    write_reg (LCR,"00011100",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩一二三区| 国产精品久久久爽爽爽麻豆色哟哟 | 欧美日韩在线免费视频| 国产精品欧美久久久久无广告| 久久99久久99| 国产精品水嫩水嫩| 成人激情开心网| 亚洲精品欧美在线| 欧美亚一区二区| 亚洲.国产.中文慕字在线| 欧美三级午夜理伦三级中视频| 亚洲大片精品永久免费| 日韩一区二区影院| 成人综合日日夜夜| 亚洲精品乱码久久久久久黑人| 色美美综合视频| 美腿丝袜亚洲色图| 久久久国际精品| 色综合久久综合| 日韩av网站免费在线| 久久综合久久综合亚洲| 99久久精品一区二区| 亚洲超碰精品一区二区| 久久久久免费观看| 欧美色综合网站| 国产精品一区2区| 亚洲夂夂婷婷色拍ww47| 久久久www免费人成精品| 91原创在线视频| 精品亚洲成a人| 亚洲靠逼com| 2023国产精品视频| 777奇米四色成人影色区| eeuss鲁片一区二区三区| 亚洲精品一区二区在线观看| 成人精品视频一区二区三区 | 偷拍日韩校园综合在线| 欧美tk—视频vk| 一本色道亚洲精品aⅴ| 日韩精品电影在线| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | 男女男精品网站| 亚洲人午夜精品天堂一二香蕉| 欧美变态口味重另类| 欧美日韩一区中文字幕| 色www精品视频在线观看| 成人激情图片网| 国产不卡免费视频| 成人福利视频在线看| 国产日产欧美一区| 欧美精品一区二区蜜臀亚洲| 亚洲欧洲日韩在线| 有码一区二区三区| 亚洲精品欧美综合四区| 亚洲成在人线免费| 青青草97国产精品免费观看 | 精品伦理精品一区| 欧美一级二级在线观看| 精品美女一区二区三区| 国产欧美一区二区在线观看| 久久精品人人爽人人爽| 久久亚洲精品小早川怜子| 中文在线一区二区| 亚洲伦在线观看| 六月丁香婷婷久久| 成人app软件下载大全免费| 91在线观看一区二区| 91精品欧美福利在线观看 | 欧美性色黄大片手机版| 欧美裸体一区二区三区| 久久精品亚洲精品国产欧美kt∨ | 欧美激情一区二区三区蜜桃视频| 中文字幕精品一区| 一区二区在线观看不卡| 美女视频一区二区| av亚洲精华国产精华精华| 欧美日韩国产首页| 中文字幕乱码亚洲精品一区| 亚洲国产一区二区三区| 免费在线欧美视频| 99久久精品免费看| 制服丝袜亚洲精品中文字幕| 日韩一区二区高清| 亚洲精品视频免费看| 亚洲成人tv网| 久久66热偷产精品| 欧美日韩亚洲综合在线 | 欧美在线观看18| 欧美激情自拍偷拍| 久久99国内精品| 欧美一区二区三区四区五区 | 成人晚上爱看视频| 亚洲国产成人一区二区三区| 老汉av免费一区二区三区| 欧美日韩精品欧美日韩精品| 亚洲精选免费视频| 色老汉一区二区三区| 日韩久久一区二区| 91一区二区三区在线观看| 最好看的中文字幕久久| 色综合久久88色综合天天免费| 中文字幕乱码亚洲精品一区| 成人精品一区二区三区四区 | 精品少妇一区二区三区日产乱码| 国产又黄又大久久| 欧美日韩高清不卡| 美国欧美日韩国产在线播放| 欧美精品一区二区高清在线观看| 韩国一区二区三区| 国产精品国产馆在线真实露脸 | 中文字幕日本不卡| 91免费看片在线观看| 亚洲黄色性网站| 欧美一区二区三区日韩| 狠狠色丁香九九婷婷综合五月| 欧美激情一区二区三区四区 | 国产1区2区3区精品美女| 亚洲最新在线观看| 欧美va亚洲va在线观看蝴蝶网| 国产成人在线看| 亚洲一区二三区| 日韩欧美中文字幕一区| 不卡的电影网站| 日韩1区2区日韩1区2区| 国产欧美一区二区三区沐欲| 欧美日韩中文精品| 国产.欧美.日韩| 青青草视频一区| 亚洲天堂精品视频| 精品噜噜噜噜久久久久久久久试看| 成人av网站在线| 韩国精品在线观看| 亚洲成人av一区二区| 亚洲欧美另类小说视频| 国产喂奶挤奶一区二区三区| 欧美一区二区日韩一区二区| 99九九99九九九视频精品| 国产专区综合网| 日韩精品一二三四| 亚洲电影中文字幕在线观看| 综合分类小说区另类春色亚洲小说欧美 | 99视频精品免费视频| 午夜精品久久久久久久久久| 国产乱淫av一区二区三区| 日韩精品国产精品| 男人操女人的视频在线观看欧美| 亚洲主播在线播放| 亚洲v精品v日韩v欧美v专区| 一区二区三区在线观看网站| 有码一区二区三区| 亚洲一区二区不卡免费| 视频在线在亚洲| 日本视频一区二区三区| 极品美女销魂一区二区三区| 国产精品99久久久久久有的能看| 国产成人免费高清| 色婷婷国产精品| 这里只有精品视频在线观看| 69久久夜色精品国产69蝌蚪网| 欧美一区二区三区视频免费| 久久麻豆一区二区| 亚洲欧美日韩小说| 天堂va蜜桃一区二区三区漫画版| 青娱乐精品在线视频| 国产精品一区2区| 在线观看国产日韩| 精品成人私密视频| 亚洲美女区一区| 免费在线看成人av| 97se狠狠狠综合亚洲狠狠| 欧美日韩国产首页| 欧美激情资源网| 亚洲成人激情av| 成人av网站在线观看| 日韩精品中文字幕在线一区| 亚洲精品乱码久久久久久| 久久精品国产秦先生| 欧美在线观看一区二区| 欧美激情综合网| 久久精品99国产国产精| 色妞www精品视频| 国产精品午夜久久| 国产一区二区h| 正在播放一区二区| 亚洲免费av高清| 暴力调教一区二区三区| 久久免费视频一区| 久久国产精品99久久久久久老狼| 欧美日免费三级在线| 亚洲一区二区黄色| 色狠狠桃花综合| 亚洲视频综合在线| 91在线免费播放| 亚洲综合一二区| 欧美日韩三级在线| 午夜激情综合网| 在线不卡一区二区| 日韩1区2区3区| 亚洲精品一区二区在线观看| 国产成人综合自拍|