亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_int_tb.vhd

?? UART參考設計
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_int_tb.vhd
--  Title:             uart_int_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top Prioritized Interrupt testing
--                     ==========================================================
--                     ======    Prioritized Interrupt Control Functions    =====
--                     ==========================================================
--                     Priority  Interrupt Type  Interrupt Source   Reset Control
--                      Level
--                     ==========================================================
--                     Highest   Receiver Line   Overrun Error      Reading LSR
--                                Status         Parity Error
--                                               Framing Error
--                                               BreakInt Error
--                     ----------------------------------------------------------
--                     Second    Receiver Data   Receiver Data      Reading RBR
--                               Available       Available
--                     ----------------------------------------------------------
--                     Third     Transmitter     Transmitter        Reading IIR
--                               Hold Register   Hold Register      or
--                               Empty           Empty              Writing THR
--                     ----------------------------------------------------------
--                     Lowest    Modem Status    Clear to Send      Reading MSR
--                                               Data Set Ready
--                                               Ring Indicator
--                                               Data Carrier Detect
--                     ==========================================================
--                     There are 6 tests in the following combinations:
--                     Test 1 : Level 1 interrupt test
--                     Test 2 : Level 2 interrupt test
--                     Test 3 : Level 3 interrupt test
--                     Test 4 : Level 4 interrupt test
--                     Test 5 : Mixed level 1,2 interrupt test
--                     Test 6 : Mixed 1evel 1,2,3 interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| D.W. & J.H.       :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity uart_int_tb is
end uart_int_tb;

architecture behavior of uart_int_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0';  -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;
  signal EOT              : boolean   := false;
  signal intLevel         : integer   := 0;
  
begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
    EOT <= False,
           True after 50 ns;
           
    -- Test 1 ----------------------------------------------------
    --   Level 1 interrupt test
    --   Receiver Line Status Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 2 ----------------------------------------------------
    --   Level 2 interrupt test
    --   Receiver Data Available Interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010011",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 3 ----------------------------------------------------
    --   Level 3 interrupt test
    --   Transmitter Holding Register Empty Interrupt test

    --   (Do nothing here for this test)

    -- Test 4 ----------------------------------------------------
    --   Level 4 interrupt test
    --   MODEM Status Interrupt test

    --   (Do nothing here for this test)

    -- Test 5 ----------------------------------------------------
    --   Mixed level 1,2 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- Test 6 ----------------------------------------------------
    --   Mixed level 1,2,3 interrupt test
    wait until rising_edge(okToReceiveSIN);
    EOT <= False;

    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16, SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16, SIN);

    EOT <= True;

    -- end of tests ----------------------------------------------
    wait;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美在线色视频| 亚洲精品一线二线三线无人区| 欧美人妇做爰xxxⅹ性高电影| 91精品婷婷国产综合久久性色| 国产精品视频九色porn| 午夜精品一区二区三区三上悠亚| 国产又粗又猛又爽又黄91精品| 97久久久精品综合88久久| 久久综合九色欧美综合狠狠| 一区二区三区影院| 国产精品一区二区三区四区| 欧美一区二区三区喷汁尤物| 一区二区三区自拍| 懂色中文一区二区在线播放| 欧美大片在线观看一区二区| 婷婷开心久久网| 色又黄又爽网站www久久| 欧美国产日本韩| 综合色中文字幕| 大美女一区二区三区| 久久亚洲一区二区三区明星换脸| 亚洲成人av中文| 欧美在线一二三| 亚洲欧洲日韩在线| 成人综合在线观看| 国产婷婷色一区二区三区在线| 男女男精品视频| 欧美丰满高潮xxxx喷水动漫| 夜夜嗨av一区二区三区网页 | 亚洲bt欧美bt精品| 99re亚洲国产精品| 中文字幕在线一区| 成人高清免费观看| 国产欧美精品一区二区三区四区| 国产精品1区二区.| 亚洲国产成人一区二区三区| 国产成人精品一区二| 国产精品免费看片| 9色porny自拍视频一区二区| 亚洲乱码国产乱码精品精的特点 | 久久超级碰视频| 精品国产乱子伦一区| 国产在线播放一区二区三区| 国产欧美一区二区精品久导航| 国产精品一二三四五| 国产精品久久久爽爽爽麻豆色哟哟| 国产乱码精品一区二区三| 国产欧美一区二区在线观看| 成人av免费观看| 亚洲与欧洲av电影| 91精品国产综合久久国产大片| 秋霞影院一区二区| 国产网红主播福利一区二区| 99久久精品免费看国产免费软件| 亚洲免费大片在线观看| 欧美日韩国产一区二区三区地区| 免费看黄色91| 国产欧美一区二区三区在线看蜜臀| 成人动漫中文字幕| 亚洲午夜视频在线| 精品国产电影一区二区| 成人一区二区视频| 亚洲最新在线观看| 精品少妇一区二区| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 日韩精品国产欧美| 久久久亚洲精品石原莉奈| 成人高清在线视频| 香蕉久久一区二区不卡无毒影院| 欧美v亚洲v综合ⅴ国产v| eeuss鲁片一区二区三区在线观看| 亚洲免费在线播放| 精品久久久久久久久久久久久久久| 国产精品 欧美精品| 午夜精品久久久久久久久| 久久久美女毛片| 欧美精品1区2区| 波多野洁衣一区| 日韩av成人高清| 亚洲人成精品久久久久久| 欧美xxxxxxxxx| 欧美最猛性xxxxx直播| 国产成人日日夜夜| 日韩电影一区二区三区| 亚洲美女视频一区| 国产午夜精品福利| 7777精品伊人久久久大香线蕉完整版 | 欧美在线综合视频| 大尺度一区二区| 日本欧美大码aⅴ在线播放| 一区二区三区精密机械公司| 国产日韩精品一区二区三区| 欧美酷刑日本凌虐凌虐| 91网站在线观看视频| 国产成人亚洲综合a∨猫咪| 日本不卡的三区四区五区| 亚洲视频一区二区在线观看| 精品国精品国产| 3d成人h动漫网站入口| 欧美影视一区在线| av一二三不卡影片| 国产精品自拍网站| 久久国产综合精品| 丝袜亚洲另类欧美综合| 亚洲一二三级电影| 国产精品不卡一区二区三区| 久久九九全国免费| 欧美v国产在线一区二区三区| 91精品国产美女浴室洗澡无遮挡| 色综合天天综合网天天看片| av资源站一区| 成人国产精品视频| 国产a精品视频| 国产精品一二一区| 国产精品中文有码| 国产激情视频一区二区三区欧美| 男女男精品视频| 韩国精品免费视频| 国产在线看一区| 黄色小说综合网站| 久久9热精品视频| 免费成人在线观看| 国产一区二区不卡| 国产91丝袜在线观看| 成人激情视频网站| 色婷婷av一区二区三区大白胸| 99re视频这里只有精品| 欧美综合色免费| 欧美日韩一级视频| 这里只有精品视频在线观看| 精品三级av在线| 久久精品人人做人人爽人人| 国产精品国产自产拍高清av | 中文字幕亚洲精品在线观看 | 日韩精品久久理论片| 日本少妇一区二区| 国产一区二区中文字幕| 成人午夜激情视频| 日本韩国欧美国产| 欧美高清激情brazzers| 2023国产精华国产精品| 一区二区中文视频| 五月天久久比比资源色| 国产精品1区二区.| 色综合久久中文字幕综合网| 欧美一三区三区四区免费在线看| 精品国产sm最大网站免费看| 欧美国产亚洲另类动漫| 亚洲高清视频在线| 国产精品一区二区三区乱码| 99re成人在线| 精品国产污污免费网站入口| 中文字幕一区三区| 日本伊人精品一区二区三区观看方式| 精品一区二区在线视频| 99精品视频在线观看| 555www色欧美视频| 国产精品高潮呻吟| 五月天亚洲精品| av中文字幕亚洲| 欧美一级黄色大片| 亚洲激情欧美激情| 国产成人在线电影| 欧美日韩成人综合天天影院| 欧美国产日本视频| 青青草国产精品97视觉盛宴| av电影天堂一区二区在线观看| 欧美猛男超大videosgay| 国产精品国产a| 国精产品一区一区三区mba视频| 91网站最新网址| 国产日韩欧美精品综合| 麻豆成人免费电影| 欧洲一区二区三区免费视频| 欧美韩国日本一区| 久久爱www久久做| 欧美高清视频一二三区| 亚洲视频每日更新| 成人免费毛片高清视频| 欧美成人官网二区| 天堂午夜影视日韩欧美一区二区| 91丝袜高跟美女视频| 国产欧美日韩在线看| 激情综合五月天| 337p亚洲精品色噜噜噜| 日精品一区二区| 欧美三级视频在线| 亚洲人一二三区| 成人aa视频在线观看| 久久精品亚洲乱码伦伦中文| 久久99国产精品麻豆| 欧美精品乱码久久久久久按摩| 亚洲精品国产一区二区三区四区在线| 国产成a人无v码亚洲福利| 精品国产91洋老外米糕| 青娱乐精品在线视频| 欧美一区二区福利视频| 日本不卡一区二区| 欧美一二区视频| 日韩成人一区二区三区在线观看|