亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_rxerr_tb.vhd

?? UART參考設(shè)計
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_rxErr_tb.vhd
--  Title:             uart_rxErr_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top receiver error flags testing
--                     There are 7 tests in the following combinations:
--                     Test 1 : 8-bit data, Overrun Error test
--                     Test 2 : 8-bit data, Parity Error test, even parity
--                     Test 3 : 8-bit data, Parity Error test, odd parity
--                     Test 4 : 8-bit data, Parity Error test, stick even parity
--                     Test 5 : 8-bit data, Parity Error test, stick odd parity
--                     Test 6 : 8-bit data, Framing Error test, resync failed
--                     Test 7 : 8-bit data, Break Interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_rxErr_tb is
end uart_rxErr_tb;

architecture behavior of uart_rxErr_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0'; -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
           
    -- Test 1 ----------------------------------------------------
    --   8-bit data, Overrun Error test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16,SIN);

    -- Test 2 ----------------------------------------------------
    --   8-bit data, Parity Error test, even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 3 ----------------------------------------------------
    --   8-bit data, Parity Error test, odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 4 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 5 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 6 ----------------------------------------------------
    --   8-bit data, Framing Error test, resync failed
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"01110100",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01110100",'1',1.0,true,false,CLK_PERIOD*16,SIN);

    -- Test 7 ----------------------------------------------------
    --   8-bit data, Break Interrupt test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"11111111",'1',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"00000000",'0',30.0,false,false,CLK_PERIOD*16,SIN);

    -- end of tests ----------------------------------------------
    wait;

  end process SIN_proc;


-----------------------------------------------------------------------
-- Test UART Transmitter/Receiver Functions
-----------------------------------------------------------------------
  UART_Stim_Proc : process
    variable i : integer;
  begin

    -- Reset and Intialization
    MR <= '1';

    CS <= '0';
    ADSn <= '1';
    A <= "111";
    DIN <= "11111111";

    CTSn <= '1';

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线观看91视频| 婷婷六月综合亚洲| 久久亚洲春色中文字幕久久久| 欧美日韩亚洲综合在线| 91啦中文在线观看| 91在线视频观看| 99精品久久久久久| 欧美中文字幕不卡| 欧美浪妇xxxx高跟鞋交| 欧美不卡一区二区三区四区| 日韩你懂的电影在线观看| 久久精品在这里| 亚洲主播在线播放| 精品亚洲成a人在线观看| 免费成人av在线| 91小视频在线观看| 精品久久久久av影院 | 欧美大片国产精品| 国产精品第五页| 麻豆国产91在线播放| 欧美在线综合视频| 国产欧美一区在线| 伦理电影国产精品| 欧美性色黄大片| 亚洲视频免费在线| 国产成人无遮挡在线视频| 欧美精品一二三| 亚洲综合色成人| 色综合中文字幕| 国产蜜臀av在线一区二区三区| 日韩电影在线一区二区| 色哟哟一区二区| 亚洲精品一二三| 国产精品88888| 久久久夜色精品亚洲| 久久99国产精品尤物| 9191国产精品| 日本午夜精品一区二区三区电影| 色综合咪咪久久| 自拍av一区二区三区| 不卡一区二区中文字幕| 国产亚洲视频系列| 成人伦理片在线| 国产精品久久毛片| 不卡av免费在线观看| 亚洲欧美怡红院| 91在线小视频| 亚洲福利电影网| 91精品国产综合久久福利软件 | 色综合夜色一区| 亚洲国产日韩a在线播放性色| 在线观看亚洲成人| 日韩精品成人一区二区在线| 91精品午夜视频| 粉嫩嫩av羞羞动漫久久久 | 国内外成人在线| 国产精品久久久久久久浪潮网站| 成人sese在线| 天堂午夜影视日韩欧美一区二区| 欧美人狂配大交3d怪物一区| 国产一区二区三区久久悠悠色av| 中文字幕一区免费在线观看| 色偷偷一区二区三区| 秋霞午夜鲁丝一区二区老狼| 欧美国产日韩精品免费观看| 欧美午夜精品一区二区蜜桃| 免费成人在线视频观看| 中文字幕中文在线不卡住| 4438成人网| 在线视频国内自拍亚洲视频| 久久99精品国产麻豆不卡| 亚洲精选在线视频| 国产精品国产自产拍高清av王其| 91精品国产综合久久精品性色| 国产suv一区二区三区88区| 热久久一区二区| 亚洲成人777| 一区二区三区久久| 国产视频一区二区三区在线观看| 欧美色图一区二区三区| 日本高清视频一区二区| 色综合天天综合网天天看片| a级高清视频欧美日韩| 成人黄色大片在线观看| 精久久久久久久久久久| 久久丁香综合五月国产三级网站| 亚洲午夜在线视频| 性久久久久久久久| 免费成人性网站| 美国毛片一区二区| 国产一区二区三区在线观看精品 | 中文字幕在线不卡| 亚洲免费观看视频| 一个色综合网站| 久久99精品久久只有精品| 国产成人精品一区二区三区四区| 成人av在线资源| 久久99国产精品久久99果冻传媒| 极品销魂美女一区二区三区| 国产精品69毛片高清亚洲| 成a人片亚洲日本久久| 91视频xxxx| 日韩亚洲欧美在线| 亚洲婷婷综合久久一本伊一区 | www.久久久久久久久| 欧美无乱码久久久免费午夜一区| 日韩精品一区二区三区三区免费 | 国产一区视频在线看| 99精品久久99久久久久| 欧美精品一区二区三区四区 | 国产精品1区二区.| 欧美性猛交一区二区三区精品| 精品国产一区二区三区av性色| 国产精品九色蝌蚪自拍| 蜜臀av性久久久久av蜜臀妖精| 一本色道综合亚洲| 亚洲国产经典视频| 国产999精品久久久久久绿帽| 欧美一区二区在线播放| 一区二区三区中文在线观看| 国产一区三区三区| 欧美一区二区三区免费在线看 | 成a人片国产精品| 久久亚洲影视婷婷| 国产精品99久久不卡二区| 欧美一二三区在线观看| 亚洲成人午夜影院| 欧美日韩情趣电影| 亚洲成人精品在线观看| 欧洲中文字幕精品| 视频一区在线视频| 日韩欧美高清dvd碟片| 日韩电影在线看| 日韩精品中文字幕一区| 久久国产精品99精品国产| 久久综合av免费| 99精品视频在线观看| 国产精品国产三级国产aⅴ无密码| 国产宾馆实践打屁股91| 一区二区三区高清在线| 在线不卡的av| 岛国一区二区在线观看| 亚洲国产综合在线| 日韩视频在线一区二区| av中文字幕一区| 久久国产生活片100| 国产日韩精品一区二区三区在线| av在线播放不卡| 极品美女销魂一区二区三区免费| 中文字幕免费不卡| 欧美日韩国产经典色站一区二区三区| 激情久久五月天| 亚洲福利视频导航| 中文字幕一区二区三区在线不卡 | 99热精品一区二区| 丝袜诱惑亚洲看片| 综合激情网...| 久久久美女艺术照精彩视频福利播放| 欧日韩精品视频| 成人激情黄色小说| 久久精品国产精品亚洲综合| 一区二区三区不卡视频| 国产精品乱码久久久久久| 欧美精品一区二| 337p亚洲精品色噜噜| 欧美色成人综合| 欧美在线不卡视频| 欧美午夜精品理论片a级按摩| 99视频一区二区三区| 国产a视频精品免费观看| 韩国v欧美v亚洲v日本v| 激情图区综合网| 国产成人午夜电影网| 成a人片国产精品| 不卡视频免费播放| 99久久精品免费看国产| 色94色欧美sute亚洲13| 欧美视频三区在线播放| 欧美日韩一级视频| 欧美刺激午夜性久久久久久久| 91精品国产91久久综合桃花| 日韩欧美电影一二三| 久久理论电影网| 成人欧美一区二区三区小说| 午夜精品视频在线观看| 久久99最新地址| 色婷婷精品大在线视频| 91麻豆精品国产91久久久久久久久 | 亚洲特黄一级片| 日韩avvvv在线播放| a美女胸又www黄视频久久| 91国产视频在线观看| 欧美一区二区人人喊爽| 国产精品免费视频网站| 日韩av电影一区| 91麻豆国产在线观看| 久久综合久久鬼色中文字| 国产精品二区一区二区aⅴ污介绍| 午夜精品影院在线观看| 91热门视频在线观看|