亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_rxerr_tb.vhd

?? UART參考設計
?? VHD
?? 第 1 頁 / 共 3 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_rxErr_tb.vhd
--  Title:             uart_rxErr_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top receiver error flags testing
--                     There are 7 tests in the following combinations:
--                     Test 1 : 8-bit data, Overrun Error test
--                     Test 2 : 8-bit data, Parity Error test, even parity
--                     Test 3 : 8-bit data, Parity Error test, odd parity
--                     Test 4 : 8-bit data, Parity Error test, stick even parity
--                     Test 5 : 8-bit data, Parity Error test, stick odd parity
--                     Test 6 : 8-bit data, Framing Error test, resync failed
--                     Test 7 : 8-bit data, Break Interrupt test
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_rxErr_tb is
end uart_rxErr_tb;

architecture behavior of uart_rxErr_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sin_gen (
    numDataBits        : integer range 5 to 8;
    data               : in std_logic_vector(7 downto 0);
    parity             : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    stopBitIsHigh      : boolean;
    constant cycleTime : in time;
    signal SIN         : out std_logic) is
  begin
    -- Start Bit
    SIN <= '0';
    wait for cycleTime;
    -- Data Bits
    for dataBit in 0 to numDataBits-1 loop
      SIN <= data(dataBit);
      wait for cycleTime;
    end loop;
    -- Parity Bit
    if (parityBitExist) then
      SIN <= parity;
      wait for cycleTime;
    end if;
    -- Stop Bit(s)
    if (stopBitIsHigh) then
      SIN <= '1';
    else
      SIN <= '0'; -- for BREAK & Framing Error generation
    end if;
    wait for stopBitLength*cycleTime;
    SIN <= '1';
  end sin_gen;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal okToReceiveSIN   : std_logic := '0';
  signal TestID           : integer   := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SIN Generation for UART Receiver Functions Tests
-----------------------------------------------------------------------
  SIN_proc: process
  begin

    -- SIN Initialization
    SIN<= '1';
           
    -- Test 1 ----------------------------------------------------
    --   8-bit data, Overrun Error test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10101010",'0',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01010110",'0',1.0,false,true,CLK_PERIOD*16,SIN);

    -- Test 2 ----------------------------------------------------
    --   8-bit data, Parity Error test, even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 3 ----------------------------------------------------
    --   8-bit data, Parity Error test, odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 4 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick even parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 5 ----------------------------------------------------
    --   8-bit data, Parity Error test, stick odd parity
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"10010010",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"10010010",'0',1.0,true,true,CLK_PERIOD*16,SIN);

    -- Test 6 ----------------------------------------------------
    --   8-bit data, Framing Error test, resync failed
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"01110100",'1',1.0,true,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"01110100",'1',1.0,true,false,CLK_PERIOD*16,SIN);

    -- Test 7 ----------------------------------------------------
    --   8-bit data, Break Interrupt test
    wait until rising_edge(okToReceiveSIN);
    sin_gen(8,"11111111",'1',1.0,false,true,CLK_PERIOD*16,SIN);
    sin_gen(8,"00000000",'0',30.0,false,false,CLK_PERIOD*16,SIN);

    -- end of tests ----------------------------------------------
    wait;

  end process SIN_proc;


-----------------------------------------------------------------------
-- Test UART Transmitter/Receiver Functions
-----------------------------------------------------------------------
  UART_Stim_Proc : process
    variable i : integer;
  begin

    -- Reset and Intialization
    MR <= '1';

    CS <= '0';
    ADSn <= '1';
    A <= "111";
    DIN <= "11111111";

    CTSn <= '1';

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品亚洲欧美一区| 亚洲午夜电影网| 国精产品一区一区三区mba视频| 欧美精品xxxxbbbb| 日韩精品欧美成人高清一区二区| 欧美精品高清视频| 极品瑜伽女神91| 久久久精品免费网站| av不卡在线播放| 一区二区三区四区精品在线视频| 久久精品一级爱片| 99久久综合色| 亚洲高清久久久| 精品美女被调教视频大全网站| 韩国女主播成人在线观看| 欧美激情一区在线| 91国偷自产一区二区使用方法| 首页综合国产亚洲丝袜| 久久久久久一级片| 色哟哟一区二区在线观看| 日日夜夜免费精品| 国产欧美精品日韩区二区麻豆天美 | 国产另类ts人妖一区二区| 国产欧美精品国产国产专区| 欧美性三三影院| 国产精品自拍在线| 亚洲午夜三级在线| 久久久噜噜噜久噜久久综合| 色婷婷狠狠综合| 精品一区二区三区免费观看| 自拍偷拍国产精品| 欧美不卡一区二区三区| 99re成人在线| 国产综合成人久久大片91| 一区二区三区四区国产精品| 久久免费看少妇高潮| 99这里都是精品| 麻豆91免费看| 亚洲精品欧美激情| 国产午夜精品一区二区三区视频| 欧美日韩一区二区三区免费看 | 亚洲制服丝袜av| 久久看人人爽人人| 欧美视频你懂的| 日韩亚洲国产中文字幕欧美| eeuss影院一区二区三区| 老司机精品视频导航| 亚洲男女一区二区三区| 久久亚洲二区三区| 日韩一区二区三区在线视频| 色哟哟一区二区三区| 成人国产免费视频| 另类专区欧美蜜桃臀第一页| 亚洲一区二区五区| 一区视频在线播放| 亚洲国产精品精华液2区45| 日韩精品资源二区在线| 欧美午夜在线一二页| 色婷婷综合五月| 成人精品小蝌蚪| 精品一区二区三区免费观看| 婷婷开心激情综合| 亚洲国产欧美在线人成| 日韩美女啊v在线免费观看| 国产拍欧美日韩视频二区| 精品少妇一区二区三区在线视频| 欧美区视频在线观看| 在线观看免费成人| 色天天综合色天天久久| 91视频在线看| 91丨porny丨国产| 91猫先生在线| 色天使色偷偷av一区二区| 91麻豆文化传媒在线观看| 成人亚洲一区二区一| 国产不卡视频在线播放| 大尺度一区二区| 成人av在线网站| www.av亚洲| 91女人视频在线观看| 97精品久久久久中文字幕| 91在线国产观看| 色欧美88888久久久久久影院| 91一区在线观看| 91久久精品网| 欧美日韩精品一区二区| 3d成人动漫网站| 欧美电影免费观看高清完整版在线 | 五月天激情小说综合| 日韩精品91亚洲二区在线观看 | 亚洲影院理伦片| 亚洲成人动漫在线免费观看| 亚洲不卡av一区二区三区| 五月天亚洲婷婷| 久久精品国产99久久6| 国产一区二区主播在线| 国产999精品久久久久久绿帽| 99精品桃花视频在线观看| 色婷婷精品大在线视频| 欧美日韩一区二区在线观看视频 | 中文字幕综合网| 亚洲精品高清视频在线观看| 石原莉奈在线亚洲二区| 国产一区在线精品| 99久久99久久综合| 欧美久久久久久蜜桃| 精品国产乱码91久久久久久网站| 国产精品乱人伦| 午夜欧美一区二区三区在线播放| 久久91精品久久久久久秒播| 成人一区二区视频| 在线观看欧美黄色| 一区二区三区精品| 久久不见久久见免费视频1| 成人动漫一区二区三区| 欧美日本韩国一区二区三区视频| 久久精品夜夜夜夜久久| 亚洲一级片在线观看| 国产乱淫av一区二区三区| 色婷婷精品久久二区二区蜜臂av | 久久在线观看免费| 亚洲一区二区视频| 国产成人免费视| 欧美日韩的一区二区| 国产亚洲成av人在线观看导航| 亚洲一二三四久久| 国产一区二区看久久| 欧美视频日韩视频| 欧美韩国日本综合| 日韩国产一区二| 色欧美日韩亚洲| 国产女人aaa级久久久级| 五月激情六月综合| 91亚洲精品一区二区乱码| 精品免费日韩av| 亚洲成人在线免费| 99久久精品一区二区| 久久久久国产精品免费免费搜索| 性感美女极品91精品| 99麻豆久久久国产精品免费| 欧美成人bangbros| 日韩电影一二三区| 欧美日韩成人在线| 亚洲欧美日韩国产综合| 国产成人高清在线| 亚洲精品在线观| 日韩电影网1区2区| 欧美日韩高清在线播放| 亚洲精品久久久久久国产精华液| 成人在线视频首页| 国产欧美一区二区三区网站| 男男成人高潮片免费网站| 精品视频在线免费| 一区二区三区加勒比av| 91片黄在线观看| 亚洲色图丝袜美腿| 97精品久久久久中文字幕| 中文字幕一区日韩精品欧美| 成人一道本在线| 国产精品久久三| 成人高清伦理免费影院在线观看| 国产日韩综合av| 国产不卡视频一区| 中文字幕不卡的av| 成人中文字幕电影| 国产精品久久毛片| av中文字幕一区| 亚洲欧美日韩一区| 精品卡一卡二卡三卡四在线| 蜜臀99久久精品久久久久久软件| 91精品婷婷国产综合久久性色| 日韩成人精品在线观看| 日韩欧美国产三级| 国内精品第一页| 国产日韩精品一区二区浪潮av| 国产激情一区二区三区| 国产精品美女视频| 91性感美女视频| 尤物在线观看一区| 欧美日韩一区成人| 麻豆精品久久精品色综合| 欧美mv日韩mv国产网站app| 国产一区二区三区四区五区入口 | 精品视频一区三区九区| 亚洲图片欧美色图| 在线不卡中文字幕播放| 日本欧美一区二区| 久久久99精品久久| 风间由美中文字幕在线看视频国产欧美| 日本一区二区免费在线观看视频 | 亚洲第一成人在线| 日韩一区二区免费高清| 国产在线国偷精品免费看| 国产精品日韩成人| 欧美综合亚洲图片综合区| 日本午夜精品视频在线观看| ww久久中文字幕| 不卡一区中文字幕| 亚洲成人激情av| 国产人妖乱国产精品人妖|