亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? top.syr

?? SD卡讀寫的VHDL VHDL Source Files in Smartcard: Top.vhd - top level file smartcard.vhd conver2asci
?? SYR
?? 第 1 頁 / 共 2 頁
字號:
Release 6.1.02i - xst G.25aCopyright (c) 1995-2003 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.34 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.34 s | Elapsed : 0.00 / 0.00 s --> Reading design: top.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis     4.1) HDL Synthesis Report  5) Advanced HDL Synthesis  6) Low Level Synthesis  7) Final Report=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : top.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : topOutput Format                      : NGCTarget Device                      : xbr---- Source OptionsTop Module Name                    : topAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoMux Extraction                     : YESResource Sharing                   : YES---- Target OptionsAdd IO Buffers                     : YESEquivalent register Removal        : YESMACRO Preserve                     : YESXOR Preserve                       : YES---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : YESRTL Output                         : YesHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintain---- Other Optionslso                                : top.lsoverilog2001                        : YESClock Enable                       : YESwysiwyg                            : NO==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file C:/work/app/smartcard/smartcard/power_up.vhd in Library work.Entity <power_up> (Architecture <behavioral>) compiled.Compiling vhdl file C:/work/app/smartcard/smartcard/lcd.vhd in Library work.Entity <lcd> (Architecture <behavioral>) compiled.Compiling vhdl file C:/work/app/smartcard/smartcard/smartcard.vhd in Library work.Entity <smartcard> (Architecture <behavioral>) compiled.Compiling vhdl file C:/work/app/smartcard/smartcard/conver2ascii.vhd in Library work.Entity <conver2ascii> (Architecture <behavioral>) compiled.Compiling vhdl file C:/work/app/smartcard/smartcard/top.vhd in Library work.Entity <top> (Architecture <behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <top> (Architecture <behavioral>).    Set user-defined property "KEEP =  TRUE" for signal <lcd_w>.WARNING:Xst:1541 - C:/work/app/smartcard/smartcard/top.vhd line 184: Different binding for component: <smartcard>. Port <data_out> does not match.    Set user-defined property "NOREDUCE =  TRUE" for signal <card_io> in unit <smartcard>.WARNING:Xst:819 - C:/work/app/smartcard/smartcard/top.vhd line 215: The following signals are missing in the process sensitivity list:   char, ascii_done.WARNING:Xst:819 - C:/work/app/smartcard/smartcard/top.vhd line 618: The following signals are missing in the process sensitivity list:   clk.Entity <top> analyzed. Unit <top> generated.Analyzing Entity <lcd> (Architecture <behavioral>).WARNING:Xst:819 - C:/work/app/smartcard/smartcard/lcd.vhd line 78: The following signals are missing in the process sensitivity list:   line2, clear, bitcounter<3>, bitcounter<2>, bitcounter<1>, bitcounter<0>.WARNING:Xst:819 - C:/work/app/smartcard/smartcard/lcd.vhd line 162: The following signals are missing in the process sensitivity list:   line2.Entity <lcd> analyzed. Unit <lcd> generated.Analyzing Entity <power_up> (Architecture <behavioral>).Entity <power_up> analyzed. Unit <power_up> generated.Analyzing Entity <smartcard> (Architecture <behavioral>).    Set user-defined property "NOREDUCE =  TRUE" for signal <card_io> in unit <smartcard>.WARNING:Xst:819 - C:/work/app/smartcard/smartcard/smartcard.vhd line 159: The following signals are missing in the process sensitivity list:   Bitcounter_clk.Entity <smartcard> analyzed. Unit <smartcard> generated.Analyzing Entity <conver2ascii> (Architecture <behavioral>).Entity <conver2ascii> analyzed. Unit <conver2ascii> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <power_up>.    Related source file is C:/work/app/smartcard/smartcard/power_up.vhd.WARNING:Xst:1778 - Inout <done> is assigned but never used.    Found finite state machine <FSM_0> for signal <CurrentState>.    -----------------------------------------------------------------------    | States             | 10                                             |    | Transitions        | 19                                             |    | Inputs             | 1                                              |    | Outputs            | 2                                              |    | Reset type         | asynchronous                                   |    | Encoding           | automatic                                      |    | State register     | d  flip-flops                                  |    -----------------------------------------------------------------------    Found 17-bit comparator greatequal for signal <$n0019> created at line 50.    Found 16-bit up counter for signal <counter>.    Summary:	inferred   1 Finite State Machine(s).	inferred   1 Counter(s).	inferred   1 Comparator(s).Unit <power_up> synthesized.Synthesizing Unit <conver2ascii>.    Related source file is C:/work/app/smartcard/smartcard/conver2ascii.vhd.    Found finite state machine <FSM_1> for signal <CurrentState>.    -----------------------------------------------------------------------    | States             | 4                                              |    | Transitions        | 5                                              |    | Inputs             | 1                                              |    | Outputs            | 2                                              |    | Reset type         | asynchronous                                   |    | Encoding           | automatic                                      |    | State register     | d  flip-flops                                  |    -----------------------------------------------------------------------    Found 5-bit comparator greatequal for signal <$n0006> created at line 104.    Found 4-bit up counter for signal <counter>.    Found 8-bit down counter for signal <dcount>.    Found 4-bit up counter for signal <result>.    Found 4 1-bit 2-to-1 multiplexers.    Summary:	inferred   1 Finite State Machine(s).	inferred   3 Counter(s).	inferred   1 Comparator(s).Unit <conver2ascii> synthesized.Synthesizing Unit <smartcard>.    Related source file is C:/work/app/smartcard/smartcard/smartcard.vhd.    Found finite state machine <FSM_2> for signal <CurrentState>.    -----------------------------------------------------------------------    | States             | 7                                              |    | Transitions        | 13                                             |    | Inputs             | 6                                              |    | Outputs            | 6                                              |    | Reset type         | asynchronous                                   |    | Encoding           | automatic                                      |    | State register     | d  flip-flops                                  |    -----------------------------------------------------------------------    Found 1-bit tristate buffer for signal <card_vcc>.    Found 1-bit tristate buffer for signal <card_vpp>.    Found 1-bit tristate buffer for signal <card_io>.    Found 9-bit comparator greatequal for signal <$n0025> created at line 326.    Found 9-bit comparator greater for signal <$n0103> created at line 321.    Found 9-bit comparator less for signal <$n0104> created at line 321.    Found 9-bit comparator greater for signal <$n0105> created at line 321.    Found 9-bit comparator less for signal <$n0106> created at line 321.    Found 4-bit up counter for signal <Bitcounter>.    Found 8-bit up counter for signal <Bytecounter>.    Found 9-bit up counter for signal <counter>.    Found 10-bit register for signal <data>.    Found 1-bit register for signal <Enable_signal>.    Summary:	inferred   1 Finite State Machine(s).

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美在线色视频| 成人精品一区二区三区中文字幕| 91毛片在线观看| 国产精品第一页第二页第三页| 成人激情视频网站| 综合亚洲深深色噜噜狠狠网站| 成人av动漫网站| 一区二区三区精品久久久| 欧洲精品在线观看| 免费在线看成人av| 久久尤物电影视频在线观看| 国产成人aaa| 亚洲综合在线免费观看| 欧美日韩在线播放三区四区| 美女在线视频一区| 中文字幕欧美国产| 91成人在线观看喷潮| 美女视频一区在线观看| 久久久久免费观看| 一本色道久久综合狠狠躁的推荐| 亚洲6080在线| 久久综合色之久久综合| 91小视频在线免费看| 日韩精品电影在线观看| 国产日韩欧美激情| 欧美三级视频在线观看| 久草精品在线观看| 亚洲精品免费在线观看| 日韩免费看的电影| 99久久久无码国产精品| 日日夜夜免费精品| 国产精品每日更新在线播放网址 | 高清在线成人网| 亚洲综合av网| 国产亚洲精品超碰| 欧美日韩久久久| 国产成人免费视| 亚洲午夜免费电影| 国产午夜精品理论片a级大结局| 日本韩国欧美国产| 国产精品一区二区无线| 亚洲444eee在线观看| 国产三级精品三级| 欧美精品久久天天躁| www.欧美日韩国产在线| 麻豆成人久久精品二区三区红| 国产精品大尺度| 精品国产一区二区三区av性色| 日本精品视频一区二区三区| 精品在线播放免费| 午夜精品久久久久久久99水蜜桃| 国产精品久久精品日日| 精品乱人伦小说| 欧美日韩黄色一区二区| 91美女在线看| 国产成人av电影免费在线观看| 免费日本视频一区| 亚洲一区二区三区爽爽爽爽爽| 国产精品久久久久四虎| 久久婷婷综合激情| 欧美一级免费大片| 欧美四级电影在线观看| 色悠悠久久综合| www..com久久爱| 风间由美一区二区av101| 黑人巨大精品欧美一区| 日本成人中文字幕| 亚洲电影视频在线| 亚洲综合激情网| 亚洲综合一区二区| 亚洲国产综合91精品麻豆| 亚洲欧洲中文日韩久久av乱码| 欧美—级在线免费片| 国产亚洲自拍一区| 久久这里只有精品视频网| 精品国产髙清在线看国产毛片| 欧美一区二区三区电影| 日韩亚洲欧美在线观看| 欧美一卡二卡三卡| 日韩午夜电影在线观看| 欧美福利电影网| 91精品国产丝袜白色高跟鞋| 91精品免费观看| 日韩亚洲欧美中文三级| 久久综合色8888| 久久精品亚洲一区二区三区浴池| 久久美女高清视频| 国产欧美日韩精品一区| 中文字幕在线不卡视频| 亚洲精品写真福利| 亚洲大片在线观看| 蜜桃视频在线观看一区| 国产自产v一区二区三区c| 国产乱国产乱300精品| 豆国产96在线|亚洲| 99精品欧美一区二区蜜桃免费 | 99riav久久精品riav| 色综合久久精品| 欧美色综合网站| 欧美成人精品福利| 中文字幕的久久| 亚洲女人****多毛耸耸8| 午夜精品在线视频一区| 毛片av中文字幕一区二区| 国产成人在线视频免费播放| av一二三不卡影片| 欧美三级日本三级少妇99| 日韩精品一区二区三区中文精品| 久久久久久久久97黄色工厂| 亚洲天堂成人网| 日av在线不卡| 粉嫩欧美一区二区三区高清影视| 99国产欧美久久久精品| 337p亚洲精品色噜噜噜| 国产亚洲一本大道中文在线| 一区二区三区在线视频观看58| 丝袜美腿亚洲一区二区图片| 国产精品一线二线三线精华| 色嗨嗨av一区二区三区| 欧美大白屁股肥臀xxxxxx| 国产精品人妖ts系列视频| 亚洲国产精品精华液网站| 国产一区二区看久久| 在线视频欧美精品| 久久日韩精品一区二区五区| 亚洲综合丝袜美腿| 国产成人av福利| 欧美精品第1页| 综合久久久久综合| 国产一区不卡在线| 欧美日本在线一区| 国产精品福利电影一区二区三区四区| 亚洲国产成人高清精品| 福利电影一区二区| 日韩精品一区二区三区三区免费| 亚洲三级电影网站| 国内精品第一页| 3d成人动漫网站| 一区二区三区波多野结衣在线观看 | 亚洲精品视频一区二区| 韩国精品久久久| 91麻豆精品国产91久久久久久| 国产精品欧美久久久久无广告| 毛片av一区二区三区| 欧美色图12p| 亚洲天堂精品视频| 国产成人日日夜夜| 欧美一级二级在线观看| 亚洲成人免费观看| 一本色道久久综合精品竹菊| 国产精品午夜春色av| 韩日av一区二区| 欧美成人精品福利| 日韩精品乱码免费| 欧美日韩一区视频| 亚洲一二三四区| 色婷婷亚洲综合| 亚洲欧美国产77777| av在线播放成人| 中文字幕永久在线不卡| 高清av一区二区| 欧美国产在线观看| 国产xxx精品视频大全| 久久久精品国产99久久精品芒果| 久久精品国产精品青草| 69堂精品视频| 蜜臀av性久久久久蜜臀aⅴ流畅| 欧美日韩精品一区二区在线播放 | 色婷婷香蕉在线一区二区| 中文字幕亚洲精品在线观看| 不卡av在线免费观看| 国产精品污污网站在线观看| 成人高清视频在线| 中文字幕中文字幕在线一区| av在线播放一区二区三区| 国产精品久久久久久久久免费丝袜 | 日本成人超碰在线观看| 欧美一区二区网站| 久国产精品韩国三级视频| 精品国产一区二区三区四区四| 九九视频精品免费| 久久久久久久久久久电影| 丁香婷婷综合色啪| 中文字幕一区二区三区四区| 91蜜桃在线观看| 偷窥国产亚洲免费视频| 欧美v亚洲v综合ⅴ国产v| 国产精品资源网| 专区另类欧美日韩| 欧美性受极品xxxx喷水| 日本不卡中文字幕| 久久综合色婷婷| 91小视频免费看| 日韩精品一二三区| 精品av综合导航| av在线综合网| 天堂影院一区二区| 国产亚洲欧洲一区高清在线观看| 91在线视频网址| 日本不卡一二三区黄网|