亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這些程序是在ccs調試通過的
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人不卡免费av| 国产成人av电影在线播放| 久久综合一区二区| 91视频.com| 韩日欧美一区二区三区| 伊人开心综合网| 国产日韩欧美激情| 91超碰这里只有精品国产| av综合在线播放| 久草中文综合在线| 视频一区中文字幕| 亚洲精品欧美专区| 国产精品国产自产拍在线| 欧美电影免费观看高清完整版在线观看 | 国产精品美女久久久久高潮| 欧美日韩激情一区二区三区| 91麻豆精品在线观看| 国产精品综合二区| 久久狠狠亚洲综合| 日本欧美韩国一区三区| 一区二区三区免费看视频| 国产精品久久久久久久午夜片| 精品久久一区二区| 91精品视频网| 欧美精品一级二级三级| 色吧成人激情小说| 一本色道综合亚洲| 白白色 亚洲乱淫| 成人免费视频app| 国产精品自在欧美一区| 九色综合狠狠综合久久| 美女mm1313爽爽久久久蜜臀| 亚洲高清一区二区三区| 亚洲免费观看高清完整版在线观看 | 日本高清不卡视频| 色噜噜狠狠成人网p站| 一本大道久久a久久精品综合 | 欧美一区二区三区免费视频 | 亚洲精品成人悠悠色影视| 亚洲欧美自拍偷拍| 亚洲欧美中日韩| 亚洲精品中文在线| 一区二区三区欧美日韩| 亚洲国产精品久久久久婷婷884| 亚洲影院在线观看| 三级精品在线观看| 毛片av中文字幕一区二区| 日本伊人色综合网| 久久福利资源站| 国产精品中文字幕一区二区三区| 国产乱码精品一区二区三区五月婷| 久久激情综合网| 国产大陆亚洲精品国产| 粉嫩蜜臀av国产精品网站| av亚洲精华国产精华| 色一情一乱一乱一91av| 欧美日韩精品电影| 欧美成va人片在线观看| 国产午夜亚洲精品不卡| 中文字幕一区二区在线播放| 一区二区三区四区不卡在线| 日韩国产欧美一区二区三区| 国产综合成人久久大片91| caoporen国产精品视频| 在线观看日韩毛片| 欧美成人精品1314www| 日本一区二区三区在线观看| 日韩理论在线观看| 三级影片在线观看欧美日韩一区二区| 久久国产三级精品| 不卡一区中文字幕| 欧美日韩一区视频| 久久久久久久久久久久久久久99| 国产精品免费久久| 图片区日韩欧美亚洲| 国产综合久久久久影院| 91久久奴性调教| 日韩精品在线看片z| 亚洲欧洲色图综合| 日本免费在线视频不卡一不卡二| 国产传媒久久文化传媒| 欧洲亚洲精品在线| 精品国产乱码久久久久久牛牛| 国产精品福利电影一区二区三区四区 | 欧美大片日本大片免费观看| 中文无字幕一区二区三区| 亚洲成在线观看| 国产一区二区成人久久免费影院| 91免费看`日韩一区二区| 欧美一卡二卡三卡| 亚洲日本一区二区| 国产麻豆精品95视频| 欧美日本在线观看| 欧美国产在线观看| 日韩电影在线观看一区| av在线综合网| 日韩精品一区二区三区在线 | 国产精品99久久久久久有的能看| 在线观看欧美日本| 日本一区二区三区久久久久久久久不 | 亚洲成人动漫精品| 成人激情免费视频| 日韩欧美美女一区二区三区| 亚洲美女视频一区| 岛国av在线一区| 日韩欧美国产系列| 亚洲午夜精品久久久久久久久| 成人黄色国产精品网站大全在线免费观看 | 亚洲高清不卡在线| 波多野结衣欧美| 精品福利av导航| 午夜视频在线观看一区二区三区| 不卡欧美aaaaa| 久久青草国产手机看片福利盒子| 性做久久久久久免费观看| 99久久免费精品高清特色大片| 欧美电视剧在线看免费| 亚洲成人免费看| 欧洲一区二区三区在线| 亚洲日本成人在线观看| 成人综合在线视频| 久久久久国产精品麻豆ai换脸| 蜜臀久久99精品久久久久宅男| 91黄色小视频| 亚洲三级电影网站| 99国产欧美另类久久久精品| 国产免费成人在线视频| 国内精品免费在线观看| 欧美一级黄色大片| 免费精品视频在线| 91精品国产高清一区二区三区| 午夜视频在线观看一区二区三区| 欧亚一区二区三区| 亚洲综合在线免费观看| 一本久道久久综合中文字幕| 综合久久久久久久| 99re免费视频精品全部| 国产精品国产精品国产专区不蜜| 成人18视频在线播放| 中文字幕五月欧美| 色综合久久88色综合天天6| 一区二区三区资源| 欧洲一区在线观看| 无吗不卡中文字幕| 91麻豆精品国产| 免费观看一级欧美片| 精品久久五月天| 国产精品一区二区久激情瑜伽| 国产女主播视频一区二区| 成人性生交大片免费看中文| 国产精品国产三级国产有无不卡 | 成人综合婷婷国产精品久久蜜臀| 亚洲国产高清aⅴ视频| 成人高清视频在线| 一区二区三区美女视频| 欧美日本一道本在线视频| 日韩**一区毛片| 久久尤物电影视频在线观看| 成人午夜短视频| 一区二区三区四区在线免费观看 | 亚洲一二三四在线观看| 欧美日韩在线播放| 美日韩黄色大片| 国产欧美一区二区三区在线老狼| 亚洲视频一二区| 亚洲美女免费在线| 欧美一级二级三级蜜桃| 丰满白嫩尤物一区二区| 亚洲一区二区三区中文字幕在线| 91精品国产综合久久婷婷香蕉| 国产乱码精品1区2区3区| 亚洲欧美一区二区三区极速播放| 欧美体内she精高潮| 黄色精品一二区| 一区二区激情视频| 精品久久国产97色综合| 色综合天天综合| 六月丁香婷婷色狠狠久久| 国产精品人人做人人爽人人添| 欧美日本乱大交xxxxx| 国产999精品久久久久久| 亚洲成av人片在线观看无码| 久久久久久夜精品精品免费| 在线亚洲一区观看| 国产传媒日韩欧美成人| 日韩成人精品在线观看| 国产精品蜜臀在线观看| 宅男在线国产精品| 成人高清在线视频| 蜜臀av一级做a爰片久久| 亚洲欧洲成人自拍| 日韩精品资源二区在线| 色综合咪咪久久| 久久国内精品视频| 亚洲国产一二三| 国产精品美女久久久久av爽李琼| 7777精品伊人久久久大香线蕉超级流畅| 国产乱码字幕精品高清av| 日韩精彩视频在线观看| 国产精品理伦片|