亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這些程序是在ccs調試通過的
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久午夜老司机| 日韩av一区二区三区四区| 亚洲免费在线视频| 久久66热偷产精品| 欧美系列日韩一区| 国产精品福利一区二区三区| 美女网站色91| 欧美午夜电影网| 国产精品久久久久9999吃药| 久久av资源网| 欧美一区二区三区色| 亚洲福利电影网| 一本在线高清不卡dvd| 国产日韩欧美综合一区| 国产专区综合网| 精品欧美一区二区三区精品久久| 亚洲成人av中文| 色94色欧美sute亚洲线路一ni | 亚洲欧美一区二区三区国产精品| 麻豆精品视频在线| 欧美日韩视频第一区| 亚洲情趣在线观看| 99riav久久精品riav| 国产欧美日韩一区二区三区在线观看 | 日韩欧美一区电影| 天天综合色天天综合色h| 色婷婷精品大在线视频| 亚洲人一二三区| www.爱久久.com| 中文字幕亚洲欧美在线不卡| 成人免费观看视频| 国产精品久久久久久久久图文区| 国产精品一区二区在线观看网站| 久久久久久久免费视频了| 国产一区二区三区不卡在线观看| 久久综合色8888| 国产99久久久国产精品潘金| 国产欧美综合在线观看第十页| 国产成人在线免费观看| 欧美国产日韩a欧美在线观看| 成人一区二区三区| 亚洲人成在线播放网站岛国| 无吗不卡中文字幕| 在线电影国产精品| 日本vs亚洲vs韩国一区三区二区 | 久久久久国产一区二区三区四区| 久久精品国产在热久久| 久久伊人中文字幕| 成人av一区二区三区| 国产精品成人免费在线| 色婷婷亚洲婷婷| 日本午夜精品一区二区三区电影| 91精品一区二区三区在线观看| 免费观看久久久4p| 欧美经典一区二区| 91国内精品野花午夜精品| 肉丝袜脚交视频一区二区| 欧美xxxx在线观看| proumb性欧美在线观看| 亚洲一级在线观看| 2023国产精品视频| 91麻豆国产福利精品| 日本亚洲天堂网| 国产精品久久久久久久久搜平片 | 亚洲精品一区二区三区蜜桃下载 | 国产精品影视网| 亚洲欧洲国产日韩| 欧美一区二区三区婷婷月色| 国产精品亚洲一区二区三区在线| 综合中文字幕亚洲| 欧美一区二区三区免费在线看| 国产69精品久久777的优势| 亚洲制服欧美中文字幕中文字幕| 日韩欧美高清一区| 在线观看欧美黄色| 高清av一区二区| 日韩av不卡一区二区| 国产精品久久影院| 欧美一级高清大全免费观看| 成人激情校园春色| 老色鬼精品视频在线观看播放| 国产精品乱人伦| 日韩欧美成人一区二区| 日本高清成人免费播放| 国产成人日日夜夜| 免费在线观看视频一区| 亚洲一本大道在线| 综合在线观看色| 中文字幕欧美日韩一区| 日韩欧美一区二区久久婷婷| 欧美日韩一区二区电影| 成人激情小说乱人伦| 国产综合色在线视频区| 日本aⅴ亚洲精品中文乱码| 一区二区三区精品视频| 国产精品美女久久久久久2018 | 国产真实乱偷精品视频免| 亚洲成a人片综合在线| 日韩美女视频19| 国产女主播视频一区二区| 日韩精品中文字幕在线不卡尤物| 精品视频色一区| 色哟哟国产精品| 99精品视频在线免费观看| 成人一道本在线| 懂色av一区二区三区蜜臀| 国产a级毛片一区| 国产成人精品免费| 国产成人av电影免费在线观看| 蜜桃传媒麻豆第一区在线观看| 亚洲成人精品一区| 亚洲一区影音先锋| 亚洲一区二区三区在线看| 一区二区三区免费在线观看| 亚洲色大成网站www久久九九| 国产精品美女一区二区| 综合中文字幕亚洲| 亚洲精品中文字幕在线观看| 亚洲欧美日韩国产综合在线 | 日韩精品一二三| 丝袜美腿亚洲综合| 青青国产91久久久久久| 久久国产精品免费| 国产毛片精品国产一区二区三区| 精品一区中文字幕| 国模冰冰炮一区二区| 懂色av一区二区在线播放| 99久久国产综合精品色伊| 欧美一a一片一级一片| 欧美日韩激情一区二区三区| 欧美疯狂做受xxxx富婆| 91精品国产综合久久香蕉的特点| 日韩欧美一级精品久久| 国产午夜精品理论片a级大结局| 国产精品麻豆一区二区| 亚洲综合色视频| 日韩综合小视频| 国产在线精品一区二区不卡了| 国产一区二区精品久久91| 成人黄动漫网站免费app| 色综合中文综合网| 欧美三级午夜理伦三级中视频| 欧美精品日韩精品| 久久久久国产精品免费免费搜索| 最新久久zyz资源站| 亚洲6080在线| 国产激情一区二区三区四区| 91农村精品一区二区在线| 欧美人成免费网站| 欧美激情综合在线| 日韩激情视频在线观看| 成人免费视频一区二区| 欧美三级午夜理伦三级中视频| 久久丝袜美腿综合| 午夜视频在线观看一区二区三区| 久久av中文字幕片| 欧美影片第一页| 中文欧美字幕免费| 美女高潮久久久| 日本丰满少妇一区二区三区| 欧美va亚洲va在线观看蝴蝶网| 亚洲丝袜自拍清纯另类| 国产剧情一区在线| 欧美日韩亚洲高清一区二区| 欧美国产日本视频| 久久国产乱子精品免费女| 色婷婷综合久色| 久久综合久色欧美综合狠狠| 亚洲国产精品一区二区www在线 | 国产精品嫩草99a| 看电影不卡的网站| 欧美午夜理伦三级在线观看| 日本一区二区三区国色天香| 麻豆极品一区二区三区| 欧美色手机在线观看| 国产精品久久久久久久久久免费看 | 欧美一区二区日韩一区二区| 亚洲欧美日韩在线| 国产91在线观看丝袜| 日韩午夜精品电影| 亚洲一二三级电影| 在线免费亚洲电影| 日本一区二区不卡视频| 国产一区二区三区美女| 欧美大胆一级视频| 久久精品国产亚洲a| 337p亚洲精品色噜噜狠狠| 亚洲电影激情视频网站| 日本黄色一区二区| 亚洲欧美激情一区二区| 99视频一区二区| 国产精品视频免费看| 国产91丝袜在线观看| 日本一区二区三区免费乱视频| 国产乱码精品一区二区三区五月婷| 日韩亚洲欧美高清| 久久精品国产免费| 久久影院视频免费| 国产乱码精品一区二区三| 久久精品水蜜桃av综合天堂|