亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這些程序是在ccs調試通過的
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三国产精华液| 国产欧美一区二区三区在线看蜜臀 | 91视视频在线观看入口直接观看www | 国产视频一区在线观看| 久久亚洲综合色| 国产欧美日韩卡一| 中文字幕中文字幕一区| 一区2区3区在线看| 日本最新不卡在线| 狠狠色丁香九九婷婷综合五月| 六月丁香婷婷久久| 成人一区二区视频| 国产精品亚洲а∨天堂免在线| 久久久久久久久97黄色工厂| 欧美一区二区私人影院日本| 亚洲视频一区二区在线| 国产精品拍天天在线| 亚洲成人777| 国产精品影视天天线| 色丁香久综合在线久综合在线观看| 欧美午夜精品免费| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 久久99久久99| 国产精品中文字幕日韩精品| 日本韩国欧美三级| 国产亚洲精品7777| 天天综合色天天| 从欧美一区二区三区| 7777女厕盗摄久久久| 亚洲精品久久久蜜桃| 国产麻豆精品久久一二三| 欧美精品精品一区| 亚洲色图欧洲色图| 99视频在线精品| 国产婷婷色一区二区三区| 美女mm1313爽爽久久久蜜臀| 在线一区二区三区四区五区| 国产精品沙发午睡系列990531| 日本伊人色综合网| 宅男在线国产精品| 夜夜嗨av一区二区三区网页| 国产激情精品久久久第一区二区| 欧美一区永久视频免费观看| 亚洲v精品v日韩v欧美v专区| 91欧美激情一区二区三区成人| 欧美国产禁国产网站cc| 丁香啪啪综合成人亚洲小说| 国产午夜亚洲精品理论片色戒| 久草精品在线观看| 国产亚洲婷婷免费| 国产精品自产自拍| 一区二区中文视频| 欧美中文字幕一区二区三区| 亚洲一级电影视频| 日韩欧美国产一区在线观看| 麻豆一区二区三| 国产三级一区二区| 色偷偷久久一区二区三区| 亚洲大型综合色站| 日韩网站在线看片你懂的| 国产精品白丝jk白祙喷水网站| 国产精品福利一区二区三区| 欧美日韩在线综合| 国产精品一二三在| 一区二区欧美国产| 日韩欧美视频在线| 欧美一级xxx| 成人在线综合网| 日韩高清不卡一区二区三区| 国产午夜精品一区二区三区四区 | 欧美午夜影院一区| 国产精品18久久久久| 欧美欧美欧美欧美首页| 亚洲乱码国产乱码精品精的特点 | 欧美一区二区三级| 色综合天天综合网天天狠天天 | 91在线国产观看| 国产精品一区二区在线播放| 美女性感视频久久| 日韩精品福利网| 亚洲自拍都市欧美小说| 亚洲特级片在线| 一区在线观看免费| 欧美激情自拍偷拍| 久久久久久久久久久久电影| 日韩精品资源二区在线| 欧美一区二区三区喷汁尤物| 777色狠狠一区二区三区| 欧美日韩中文字幕一区二区| 91传媒视频在线播放| 欧美日韩一本到| 欧美日韩大陆一区二区| 7777精品伊人久久久大香线蕉 | 综合久久久久综合| 亚洲精品日韩综合观看成人91| 亚洲丝袜自拍清纯另类| 亚洲自拍偷拍麻豆| 日韩成人免费在线| 国产乱一区二区| 99re成人在线| 99精品热视频| 色综合久久天天| 日韩午夜精品视频| 日本一区二区视频在线观看| 国产精品萝li| 日韩黄色免费电影| 成人美女在线视频| 欧美视频在线播放| 国产精品色一区二区三区| 亚洲一区二区欧美日韩| 久久国产人妖系列| 欧美视频在线观看一区二区| 精品成人一区二区| 亚洲电影一区二区| 国产成人免费视| 欧美人与禽zozo性伦| 国产精品亲子伦对白| 国产在线视频一区二区三区| 在线免费观看日韩欧美| 国产欧美视频在线观看| 石原莉奈在线亚洲三区| 99视频精品全部免费在线| 精品成人a区在线观看| 亚洲大片在线观看| 欧美视频三区在线播放| 亚洲精品国产a久久久久久| 国产一区二区三区综合| 日韩写真欧美这视频| 午夜国产精品一区| www.av精品| 亚洲黄色性网站| 欧美日韩国产影片| 国内久久婷婷综合| 这里是久久伊人| 久久99久久99精品免视看婷婷 | 国产精品狼人久久影院观看方式| 亚洲国产视频一区二区| 亚洲成人一区二区| www.66久久| 亚洲日本电影在线| 欧美日韩在线综合| 久久成人免费网| 国产日产欧美一区| 97精品电影院| 亚洲一区在线视频| 欧美一级二级在线观看| 国产精品一区2区| 亚洲天堂2016| 精品久久久久久久久久久久包黑料| 国产999精品久久| 在线观看免费成人| 欧美日韩一区二区三区高清| 久久女同精品一区二区| 亚洲成人av一区二区| 97国产精品videossex| 久久精品一区二区三区不卡| 日韩av午夜在线观看| 972aa.com艺术欧美| 国产日韩欧美麻豆| 精品一区二区三区免费观看| 91精品国产综合久久小美女| 亚洲一二三区视频在线观看| 不卡av电影在线播放| 国产精品污www在线观看| 国产一区在线不卡| 欧美精品一区二区三区高清aⅴ | 精品国产sm最大网站| 亚洲成人777| 91精品国产一区二区| 午夜精品一区在线观看| 欧美日韩黄视频| 天堂va蜜桃一区二区三区漫画版 | 亚洲一区在线观看免费| 成a人片国产精品| 亚洲美女免费视频| 欧美日韩国产另类不卡| 日韩精品福利网| 日韩欧美国产综合在线一区二区三区| 奇米色777欧美一区二区| 欧美成人免费网站| 国产精品18久久久久| 国产丝袜在线精品| aaa国产一区| 亚洲高清久久久| 欧美成人精品高清在线播放| 国产一区二区按摩在线观看| 中文字幕在线观看不卡| 91黄色免费看| 婷婷综合在线观看| 久久美女艺术照精彩视频福利播放 | 26uuu国产在线精品一区二区| 国产福利一区二区三区视频| 一区在线观看视频| 欧美日韩国产高清一区二区三区| 美国毛片一区二区| 国产精品美女久久久久高潮| 色狠狠av一区二区三区| 美女视频黄频大全不卡视频在线播放| 久久欧美一区二区| 色欧美日韩亚洲|