亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這些程序是在ccs調試通過的
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
极品瑜伽女神91| 91在线视频18| 91美女片黄在线观看| 欧美一级片免费看| 亚洲欧洲精品一区二区三区| 日本aⅴ免费视频一区二区三区| 成人午夜在线播放| 日韩一区二区电影网| 亚洲精品视频一区二区| 国产呦萝稀缺另类资源| 欧美剧在线免费观看网站| 亚洲国产精品成人综合 | 欧美性受极品xxxx喷水| 国产欧美日韩亚州综合| 免费观看91视频大全| 欧美三级电影网站| 亚洲免费观看高清在线观看| 国产精品一区专区| 精品久久人人做人人爱| 青青草原综合久久大伊人精品优势| 色94色欧美sute亚洲线路一久| 国产嫩草影院久久久久| 韩国v欧美v日本v亚洲v| 精品久久久久久久久久久院品网| 偷拍一区二区三区四区| 一本到三区不卡视频| 国产精品国产成人国产三级| 国产成人综合在线观看| 久久久精品综合| 国产一区日韩二区欧美三区| 日韩欧美中文字幕一区| 美日韩黄色大片| 欧美精品一区二区三区视频| 久久av中文字幕片| 欧美精品一区二区三区在线播放| 美女视频网站久久| 精品日韩一区二区三区| 激情伊人五月天久久综合| 精品免费一区二区三区| 国模套图日韩精品一区二区 | 国产精品人妖ts系列视频 | 久久精品噜噜噜成人av农村| 91精品黄色片免费大全| 美国av一区二区| 久久综合给合久久狠狠狠97色69| 国内精品自线一区二区三区视频| 精品动漫一区二区三区在线观看| 国产一区三区三区| 最新久久zyz资源站| 日本精品免费观看高清观看| 亚洲妇女屁股眼交7| 91麻豆精品国产自产在线| 精品亚洲成a人在线观看| 国产日韩欧美综合一区| 91亚洲国产成人精品一区二区三| 亚洲一区二区四区蜜桃| 日韩一级大片在线| 菠萝蜜视频在线观看一区| 综合电影一区二区三区 | 久久久久久久国产精品影院| 成人免费va视频| 亚洲一区二区三区四区五区黄| 欧美日韩国产美| 国产精品一区二区男女羞羞无遮挡| 国产欧美日本一区视频| 色婷婷久久一区二区三区麻豆| 三级亚洲高清视频| 日本一区二区久久| 欧美日韩国产影片| 国产不卡视频在线观看| 水蜜桃久久夜色精品一区的特点| 久久亚洲综合色一区二区三区| 一本色道亚洲精品aⅴ| 精品一区二区成人精品| 亚洲综合一区在线| 国产日本亚洲高清| 正在播放一区二区| 91蝌蚪国产九色| 国产在线精品免费| 午夜精品久久久久久久久久| 国产女人18毛片水真多成人如厕 | 99久久精品一区二区| 奇米影视一区二区三区| 亚洲天天做日日做天天谢日日欢| 欧美一二三在线| 色av综合在线| 99久久亚洲一区二区三区青草 | 精品国产精品网麻豆系列 | 欧美videos大乳护士334| 91论坛在线播放| 粉嫩一区二区三区性色av| 视频一区二区三区入口| 亚洲精选免费视频| 中文av一区二区| 久久综合久久综合久久综合| 日韩一卡二卡三卡四卡| 欧美日韩国产123区| 91视频91自| 99热国产精品| 成人免费视频免费观看| 九九热在线视频观看这里只有精品 | 亚洲人成电影网站色mp4| 久久精品亚洲国产奇米99| 91精品国产综合久久久蜜臀图片| 在线视频一区二区三区| 91亚洲国产成人精品一区二三| 成人妖精视频yjsp地址| 国产精品小仙女| 国产在线精品一区二区三区不卡| 日本午夜一本久久久综合| 亚洲激情图片一区| 一区二区在线观看免费| 亚洲精品一二三四区| 亚洲欧美日韩精品久久久久| 1区2区3区国产精品| 中文字幕一区三区| 亚洲视频你懂的| 亚洲精品国产一区二区三区四区在线 | 9191久久久久久久久久久| 欧美三级三级三级爽爽爽| 欧日韩精品视频| 欧美影院一区二区| 欧美日本国产一区| 日韩欧美一区中文| 欧美va天堂va视频va在线| 久久综合色婷婷| 国产午夜精品一区二区| 国产精品麻豆久久久| 亚洲日本丝袜连裤袜办公室| 一区二区三区欧美| 日韩精品乱码av一区二区| 麻豆精品久久久| 成熟亚洲日本毛茸茸凸凹| av一区二区不卡| 69成人精品免费视频| 欧美成人国产一区二区| 欧美激情在线观看视频免费| 国产精品动漫网站| 一区二区三区四区精品在线视频| 天天亚洲美女在线视频| 国产在线精品免费av| 99精品偷自拍| 91精品国产欧美日韩| 国产日本欧美一区二区| 亚洲午夜一区二区| 国产自产视频一区二区三区| 粉嫩欧美一区二区三区高清影视| 在线免费不卡视频| 日韩欧美精品在线视频| 亚洲欧洲99久久| 免费在线观看一区二区三区| 成人免费看片app下载| 精品视频999| 久久久亚洲精品一区二区三区| 中文字幕在线观看一区| 玖玖九九国产精品| 日本高清免费不卡视频| 久久午夜羞羞影院免费观看| 亚洲免费三区一区二区| 韩国午夜理伦三级不卡影院| 欧美四级电影在线观看| 精品少妇一区二区三区| 亚洲午夜国产一区99re久久| 国产麻豆精品在线观看| 欧美性大战久久久久久久| 久久久久久久久97黄色工厂| 午夜精品久久一牛影视| 91美女精品福利| 国产欧美一区二区精品性色超碰 | 国产精品99久久久久久久女警| 91国产成人在线| 亚洲国产精品二十页| 国产成人高清视频| 日韩精品中文字幕在线一区| 亚洲美女在线一区| 成人午夜碰碰视频| 精品日韩一区二区三区| 日产国产欧美视频一区精品 | 国产精品中文欧美| 91麻豆精品国产自产在线| 亚洲一区二区三区视频在线| 成人sese在线| 欧美激情自拍偷拍| 韩国三级中文字幕hd久久精品| 欧美巨大另类极品videosbest| 一区二区三区中文字幕精品精品| 国产成人av影院| 久久久久久夜精品精品免费| 毛片一区二区三区| 日韩欧美在线一区二区三区| 肉色丝袜一区二区| 欧美久久久久中文字幕| 一级特黄大欧美久久久| 色香蕉成人二区免费| 亚洲私人影院在线观看| 成a人片亚洲日本久久| 亚洲国产精品99久久久久久久久 | 欧洲激情一区二区| 亚洲综合一区在线| 欧美中文字幕不卡|