亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 這些程序是在ccs調試通過的
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一区二区在线观看视频| 国产精品久久久久久久久快鸭| 91丨九色丨黑人外教| 国产麻豆精品在线观看| 国产日韩三级在线| 大白屁股一区二区视频| 中文字幕中文乱码欧美一区二区| 成人精品视频一区二区三区尤物| 亚洲四区在线观看| 91.麻豆视频| 国产伦精品一区二区三区免费迷| 国产精品无人区| 色综合久久久久| 日韩福利视频导航| 久久综合给合久久狠狠狠97色69| 成人网在线播放| 亚洲综合色自拍一区| 91精品国产91热久久久做人人| 国产精品一二二区| 亚洲一区二区三区在线| 91精品国产综合久久久蜜臀粉嫩| 国产一区二区三区电影在线观看| 亚洲视频在线一区| 欧美电影免费观看高清完整版在线| 欧美久久久一区| 国产精品一区二区久久精品爱涩| 亚洲欧洲中文日韩久久av乱码| 欧美精品在线视频| 高清成人免费视频| 日韩影视精彩在线| 国产精品乱子久久久久| 欧美高清hd18日本| 成人精品国产福利| 老汉av免费一区二区三区| 亚洲天堂av老司机| 久久理论电影网| 欧美视频在线一区| 成人小视频在线| 亚洲成人午夜电影| 国产精品黄色在线观看| 欧美大片日本大片免费观看| 色av一区二区| 成人理论电影网| 免费成人在线播放| 亚洲国产欧美日韩另类综合| 国产日韩高清在线| 日韩手机在线导航| 欧美午夜一区二区三区免费大片| 成人免费毛片aaaaa**| 久久国内精品视频| 福利电影一区二区三区| 欧美性高清videossexo| 久久99这里只有精品| 欧美精品一区二区三区一线天视频| 视频一区二区中文字幕| 91麻豆精品国产91久久久资源速度| 日韩天堂在线观看| 视频一区中文字幕| 日韩一级视频免费观看在线| 日韩av中文字幕一区二区三区| 自拍视频在线观看一区二区| 久久久不卡影院| 欧美精品 国产精品| av电影在线观看完整版一区二区| 韩国毛片一区二区三区| 日本不卡视频一二三区| 天堂在线一区二区| 亚洲图片有声小说| 亚洲综合激情另类小说区| 亚洲男人的天堂av| 日韩理论电影院| 亚洲麻豆国产自偷在线| 亚洲日本护士毛茸茸| 中文字幕视频一区| 亚洲视频在线一区观看| 亚洲免费毛片网站| 亚洲制服丝袜av| 亚洲成a天堂v人片| 手机精品视频在线观看| 日韩精品免费视频人成| 看电视剧不卡顿的网站| 黄页视频在线91| 国产 日韩 欧美大片| 成人午夜电影小说| 91影视在线播放| 欧美亚洲国产一区二区三区| 欧美日韩精品一区二区三区 | 制服.丝袜.亚洲.中文.综合| 欧美日韩一本到| 69p69国产精品| 日韩欧美国产综合| 国产欧美一区二区三区网站| 国产精品理伦片| 亚洲一区二区欧美| 偷窥少妇高潮呻吟av久久免费| 免费一级片91| 国产精品原创巨作av| 成人av免费在线播放| 欧美午夜不卡视频| 精品久久一区二区| 亚洲日本中文字幕区| 午夜精品久久久久久不卡8050| 精品一区在线看| 97精品久久久午夜一区二区三区| 欧美午夜不卡视频| 精品99999| 一区二区三区中文免费| 日韩精品色哟哟| 成人永久aaa| 欧美精品三级日韩久久| 久久亚洲一区二区三区明星换脸 | 一区二区三区中文字幕精品精品| 国产女主播一区| 2024国产精品| 136国产福利精品导航| 午夜av区久久| 国产一区二区视频在线播放| 国产a视频精品免费观看| 99久久国产综合精品色伊| 91久久香蕉国产日韩欧美9色| 欧美成人vr18sexvr| 久久精品国产秦先生| 国产999精品久久久久久| 色猫猫国产区一区二在线视频| 欧美一级二级三级乱码| 亚洲日本青草视频在线怡红院| 美女一区二区三区| 色婷婷精品久久二区二区蜜臂av| www久久精品| 午夜日韩在线电影| 不卡的av在线| 欧美精品一区二区在线观看| 亚洲福利电影网| 成人黄动漫网站免费app| 日韩视频永久免费| 亚洲精品乱码久久久久久| 国产美女在线精品| 欧美一二区视频| 亚洲v中文字幕| 色婷婷av一区二区三区之一色屋| 精品99999| 麻豆成人久久精品二区三区红| 色妞www精品视频| 国产精品久99| 国产成人av在线影院| 日韩你懂的在线播放| 亚洲超丰满肉感bbw| 色噜噜狠狠成人网p站| 国产精品国产成人国产三级| 国产精品一区二区久激情瑜伽 | 日本电影亚洲天堂一区| 国产色爱av资源综合区| 久久精品国产澳门| 欧美一区二区三区公司| 丝袜亚洲精品中文字幕一区| 欧美亚洲愉拍一区二区| 一区二区三区在线观看欧美| 一本到高清视频免费精品| 日韩一区在线免费观看| 不卡欧美aaaaa| 综合欧美亚洲日本| 99精品视频在线观看免费| 欧美激情一区不卡| 成人激情文学综合网| 国产精品久久一卡二卡| caoporen国产精品视频| 中文字幕永久在线不卡| 99久久99久久综合| 亚洲视频一区在线| 国产精品视频麻豆| 91精品免费在线观看| 欧美成人精精品一区二区频| 国产自产高清不卡| 亚洲欧美精品午睡沙发| 91精品国产手机| 日本高清成人免费播放| 美女精品一区二区| 一区二区三区精密机械公司| 777亚洲妇女| 91福利资源站| 成人国产精品免费观看动漫 | 亚洲免费观看在线视频| 91色.com| 天天亚洲美女在线视频| 日韩午夜中文字幕| 国产精品1区二区.| 精品一区二区三区的国产在线播放 | 一区二区三区中文字幕电影| 欧美在线视频日韩| 免费成人美女在线观看.| 久久久一区二区三区捆绑**| 成人网在线播放| 亚洲国产美国国产综合一区二区| 7777精品伊人久久久大香线蕉的 | 欧美日本高清视频在线观看| 六月丁香婷婷久久| 国产农村妇女毛片精品久久麻豆| 色哟哟日韩精品| 精品一区二区三区免费毛片爱| 国产精品视频麻豆|