亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 該文件在ccs編譯器下調試通過的2812 DSP mcsbp實驗程序。
?? H
?? 第 1 頁 / 共 3 頁
字號:
// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品欧美精品| 日韩免费一区二区| 亚洲色图视频免费播放| 成人动漫一区二区| 中文字幕永久在线不卡| 99v久久综合狠狠综合久久| 亚洲三级久久久| 欧美日韩一卡二卡| 免费在线观看视频一区| 精品久久久久久久人人人人传媒 | 亚洲欧美日韩国产成人精品影院| 99久久精品国产一区二区三区| 亚洲人精品午夜| 欧美午夜寂寞影院| 免费成人你懂的| 国产日韩v精品一区二区| 不卡的av网站| 亚洲成人福利片| 欧美成人精品1314www| 成人精品gif动图一区| 国产一区二区三区在线观看免费| 亚洲三级理论片| av高清不卡在线| **网站欧美大片在线观看| 色呦呦网站一区| 日本美女视频一区二区| 精品免费国产一区二区三区四区| 懂色一区二区三区免费观看| 亚洲制服丝袜av| 欧美一级免费大片| www.久久久久久久久| 免费在线成人网| 中文字幕一区二区三区不卡在线 | 丰满少妇久久久久久久| 99精品视频在线播放观看| 国产精品理论片| 色视频成人在线观看免| 国内精品在线播放| 日韩精品中午字幕| 美女网站色91| 亚洲精选免费视频| 日韩欧美一级在线播放| 99综合影院在线| 国产在线视频精品一区| 亚洲午夜三级在线| 国产精品色呦呦| 欧美电影免费提供在线观看| 一本久久a久久精品亚洲| 精品一区二区三区免费播放| 亚洲午夜激情av| 亚洲人妖av一区二区| 久久这里只精品最新地址| 欧美日韩成人激情| av一区二区久久| 波多野结衣中文字幕一区 | 国产精品不卡视频| 精品对白一区国产伦| 9i看片成人免费高清| 亚洲激情第一区| av毛片久久久久**hd| 看电影不卡的网站| 国产欧美一区二区精品忘忧草 | 欧美图片一区二区三区| 国产精品网站导航| 精品国产一区二区三区久久久蜜月 | 中文字幕高清不卡| 欧美日韩在线一区二区| 国产麻豆91精品| 蜜桃av一区二区在线观看| 亚洲欧美日韩精品久久久久| 欧美成人一区二区| 欧美日韩免费高清一区色橹橹 | 亚洲免费看黄网站| 中文字幕国产一区| 国产偷国产偷亚洲高清人白洁 | 国产69精品久久久久777| 亚洲午夜在线电影| 日韩成人一区二区三区在线观看| 亚洲欧洲精品成人久久奇米网| 久久毛片高清国产| 中文字幕欧美日韩一区| 欧美电视剧免费全集观看| 久久这里都是精品| 国产精品视频一二三| 91精品视频网| 欧美老肥妇做.爰bbww视频| 在线日韩一区二区| 在线播放91灌醉迷j高跟美女| 欧美亚洲丝袜传媒另类| 香蕉成人伊视频在线观看| 欧美色成人综合| 欧日韩精品视频| 91黄色免费观看| 69堂精品视频| 欧美国产精品劲爆| 亚洲影院久久精品| 国产精品一级在线| 欧美成人一区二区三区片免费| 亚洲天堂免费看| a美女胸又www黄视频久久| 欧美精品丝袜中出| 亚洲欧洲精品一区二区三区| 国产a久久麻豆| 1区2区3区欧美| 色婷婷久久久亚洲一区二区三区| 日韩欧美国产1| 麻豆成人综合网| 91小视频在线观看| 精品国精品国产| 亚洲精品日日夜夜| 国产+成+人+亚洲欧洲自线| 久久精品一区二区三区四区| 国产精品66部| 日韩女优视频免费观看| 国产精品国产三级国产普通话99| 亚洲午夜激情网页| 色综合天天做天天爱| 日韩一区二区三区在线| 亚洲一区二区三区不卡国产欧美| 激情欧美一区二区三区在线观看| 欧美在线制服丝袜| 日本一区二区三区在线观看| 麻豆精品一区二区| 欧美激情在线观看视频免费| 韩国视频一区二区| ...av二区三区久久精品| 波多野结衣91| 亚洲国产视频在线| 91精品免费在线| 成人午夜精品一区二区三区| 国产蜜臀av在线一区二区三区| 不卡一区二区三区四区| 一区二区三区四区激情| 亚洲影院免费观看| 欧美成人免费网站| 精品视频在线视频| 国产成人亚洲综合a∨猫咪| 亚洲国产日韩在线一区模特| 色8久久人人97超碰香蕉987| 中文字幕二三区不卡| 欧美乱妇20p| 99久久伊人网影院| 日本视频免费一区| 国产精品国产三级国产有无不卡 | 亚洲国产精品久久一线不卡| 精品免费视频.| 欧美偷拍一区二区| 不卡一卡二卡三乱码免费网站| 亚洲美女区一区| 中文字幕亚洲精品在线观看| 国产日韩欧美精品综合| 中文字幕第一区二区| 国产精品高潮呻吟久久| 国产精品国产自产拍高清av王其| 国产精品成人一区二区三区夜夜夜| 久久噜噜亚洲综合| 国产日韩视频一区二区三区| 国产精品国产三级国产| 一级中文字幕一区二区| 亚洲一区二区三区视频在线| 久久国产精品色婷婷| 国产东北露脸精品视频| 99re热这里只有精品视频| 欧美日韩在线播放一区| 欧美成人性福生活免费看| 欧美日韩精品福利| 91精品在线免费| 国产日产欧美一区| 欧美国产在线观看| 亚洲精品中文字幕乱码三区| 天天色天天操综合| 久久99精品久久久久久动态图 | 亚洲欧美日本韩国| 无吗不卡中文字幕| 国产丶欧美丶日本不卡视频| 91免费版在线看| 91精品久久久久久蜜臀| 日韩免费一区二区| 成人免费黄色在线| 欧美一级日韩一级| 一区视频在线播放| 国产美女一区二区| 欧美女孩性生活视频| 久久久久久一二三区| 久久综合久久综合亚洲| 中文字幕一区二区不卡| 免费成人美女在线观看.| 99久久99久久精品免费观看| 欧美一三区三区四区免费在线看| 久久欧美中文字幕| 国产精品网站在线播放| 亚洲男人的天堂一区二区| 亚洲国产精品自拍| 日本不卡一区二区三区| 国产91丝袜在线18| 欧美网站大全在线观看| 久久一区二区三区国产精品| 亚洲人被黑人高潮完整版| 偷窥少妇高潮呻吟av久久免费| 久久激情五月激情|