亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 該文件在ccs編譯器下調(diào)試通過的2812 DSP mcsbp實驗程序。
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人日日夜夜| 日韩成人一区二区| a在线播放不卡| 亚洲欧美另类久久久精品| 91视频www| 亚洲1区2区3区视频| 日韩欧美激情一区| 成人综合婷婷国产精品久久免费| 最新国产成人在线观看| 欧美性猛片aaaaaaa做受| 肉肉av福利一精品导航| 久久久蜜桃精品| 99久久免费视频.com| 亚洲综合男人的天堂| 日韩欧美一卡二卡| 福利一区在线观看| 亚洲制服丝袜av| 精品久久久久久久久久久久久久久久久| 精品一区二区三区在线观看| 亚洲国产精品成人久久综合一区| 日本道精品一区二区三区| 日日夜夜精品免费视频| 国产情人综合久久777777| 91丨九色丨尤物| 久久国产人妖系列| 亚洲精品亚洲人成人网在线播放| 在线成人高清不卡| 成人黄色小视频| 日本美女一区二区| 亚洲视频在线观看三级| 日韩一级成人av| 成人av电影在线网| 婷婷国产在线综合| 国产精品久久看| 欧美xxxxx裸体时装秀| 91在线小视频| 久久国产日韩欧美精品| 亚洲精品国产一区二区精华液| 欧美一二三区在线| 日本精品裸体写真集在线观看| 韩国午夜理伦三级不卡影院| 一二三区精品福利视频| 国产欧美日本一区视频| 欧美一级一区二区| 91官网在线免费观看| 国产精品1区2区3区| 日韩av中文在线观看| 日韩美女啊v在线免费观看| 欧美zozo另类异族| 3d成人动漫网站| 色婷婷综合久久久中文一区二区| 国产黄人亚洲片| 国产真实乱子伦精品视频| 水蜜桃久久夜色精品一区的特点| 亚洲另类春色校园小说| 中文字幕免费不卡| 久久久久国产免费免费| 精品精品国产高清一毛片一天堂| 欧美日韩国产精品自在自线| 一本高清dvd不卡在线观看| 成人av在线一区二区三区| 国产美女在线精品| 老色鬼精品视频在线观看播放| 亚洲电影一级黄| 亚洲国产你懂的| 亚洲五月六月丁香激情| 亚洲国产aⅴ天堂久久| 一区二区三区**美女毛片| 亚洲品质自拍视频网站| 亚洲日本va午夜在线影院| 国产精品久久久久影院老司| 久久精品综合网| 久久久91精品国产一区二区三区| 精品国产乱码久久久久久闺蜜 | 日韩午夜小视频| 欧美欧美午夜aⅴ在线观看| 欧美视频在线不卡| 欧美日韩不卡在线| 777亚洲妇女| 日韩午夜在线观看| 久久久夜色精品亚洲| 国产日韩v精品一区二区| 国产精品免费丝袜| 亚洲色图在线播放| 一区二区三区不卡在线观看 | 精品国产乱码久久久久久图片| 日韩欧美国产三级| 欧美精品一区二区高清在线观看| 精品国产免费人成在线观看| 久久久99久久精品欧美| 国产精品美女久久久久久2018| 国产精品久久久久久久久久久免费看 | 国产精品中文字幕日韩精品| 国产精品一线二线三线| 成人高清免费观看| 色婷婷av一区| 欧美一区二区三区影视| 久久久精品天堂| 亚洲欧美国产77777| 丝袜美腿亚洲色图| 国产成人免费在线观看不卡| 91麻豆国产自产在线观看| 欧美日本韩国一区| 欧美精品一区在线观看| 国产精品剧情在线亚洲| 午夜视频一区二区| 国产在线不卡一区| 在线观看一区二区精品视频| 日韩午夜激情视频| 自拍av一区二区三区| 日韩不卡一区二区三区| 高清不卡一二三区| 欧美日韩aaaaaa| 国产欧美精品区一区二区三区 | 狠狠色丁香婷综合久久| 成人久久久精品乱码一区二区三区 | 麻豆精品久久久| 成人午夜在线播放| 欧美理论电影在线| 国产调教视频一区| 五月婷婷综合在线| 国产精品自拍三区| 欧美猛男超大videosgay| 国产色产综合产在线视频| 午夜视频在线观看一区二区 | 亚洲激情图片qvod| 狠狠色狠狠色综合系列| 欧美最猛性xxxxx直播| 国产亚洲精久久久久久| 肉肉av福利一精品导航| 成人福利视频网站| 日韩女优视频免费观看| 亚洲午夜电影网| 99在线精品免费| 日韩欧美你懂的| 亚瑟在线精品视频| 91麻豆精品在线观看| 国产日韩在线不卡| 久久精品久久综合| 欧美日韩国产一级| 亚洲人吸女人奶水| 国产91色综合久久免费分享| 日韩精品自拍偷拍| 亚洲电影一区二区三区| 91视视频在线观看入口直接观看www| 日韩精品一区二区三区在线播放| 亚洲香肠在线观看| 一本久久精品一区二区| 中文乱码免费一区二区| 国产二区国产一区在线观看| 欧美mv日韩mv亚洲| 日韩福利电影在线| 欧美日韩亚洲丝袜制服| 一区二区三区91| 欧洲中文字幕精品| 一区二区在线免费观看| 色偷偷久久人人79超碰人人澡| 国产精品久久久久久久久久免费看 | 成人高清av在线| 久久久久国产精品麻豆ai换脸| 免费成人在线网站| 欧美一区二区视频在线观看| 日本午夜精品视频在线观看| 欧美日韩aaa| 日韩精品一区第一页| 欧美浪妇xxxx高跟鞋交| 午夜婷婷国产麻豆精品| 91精品免费观看| 美国毛片一区二区| 久久久综合视频| 国产精品88888| 中文字幕免费在线观看视频一区| 国产夫妻精品视频| 亚洲欧洲美洲综合色网| 色香蕉久久蜜桃| 午夜a成v人精品| 欧美成人aa大片| 国产69精品久久777的优势| 欧美国产97人人爽人人喊| av不卡一区二区三区| 一区二区三区精品| 69堂精品视频| 国产激情一区二区三区| 亚洲欧美综合另类在线卡通| 欧美中文字幕不卡| 午夜精品福利久久久| 日韩欧美国产不卡| 国产乱人伦精品一区二区在线观看 | 972aa.com艺术欧美| 亚洲主播在线播放| 日韩欧美亚洲国产另类| 国产精品99久久久久久久vr | 在线不卡免费欧美| 国精产品一区一区三区mba桃花| 欧美经典三级视频一区二区三区| 一本大道久久精品懂色aⅴ| 日韩高清不卡在线| 欧美国产日韩a欧美在线观看| 91黄视频在线观看| 久久99深爱久久99精品|