亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 該文件在ccs編譯器下調試通過的2812 DSP 外EXRAM實驗程序。
?? H
?? 第 1 頁 / 共 3 頁
字號:

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

extern unsigned int McBSP_VarRx[100];
extern unsigned int i,j;
extern unsigned int send_flag;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本一区二区成人| 国产日韩欧美高清| 色综合久久中文综合久久97| 国产精品一区在线观看乱码| 日韩精品三区四区| 免费在线观看日韩欧美| 美女视频黄免费的久久| 韩国av一区二区三区四区| 九色综合国产一区二区三区| 美腿丝袜在线亚洲一区| 国产精品一品视频| 99久久精品久久久久久清纯| 欧美在线高清视频| 欧美一区日韩一区| 久久精品视频在线看| 国产精品区一区二区三| 一二三区精品视频| 午夜精品123| 国产一区二区三区在线观看免费视频 | 91色.com| 欧美日韩在线不卡| 2022国产精品视频| 最好看的中文字幕久久| 亚洲国产精品久久久男人的天堂 | 久久激情综合网| 国产成人午夜99999| 91免费观看国产| 日韩一二三四区| ㊣最新国产の精品bt伙计久久| 亚洲一区免费在线观看| 开心九九激情九九欧美日韩精美视频电影 | 2023国产精华国产精品| 亚洲精选视频在线| 久久99精品久久久久久| 91美女福利视频| 日韩欧美国产一区在线观看| 综合久久给合久久狠狠狠97色| 日本网站在线观看一区二区三区| 国产高清无密码一区二区三区| 欧美日韩亚洲不卡| 国产精品传媒入口麻豆| 蜜桃在线一区二区三区| 在线观看亚洲精品| 国产日韩av一区二区| 午夜欧美一区二区三区在线播放| 丰满亚洲少妇av| 欧美精品 日韩| 亚洲激情自拍偷拍| av在线播放成人| 欧美精品一区二区三区视频| 亚洲亚洲人成综合网络| 91丨porny丨在线| 国产三级欧美三级| 精品一区二区在线视频| 51午夜精品国产| 一区二区三区日韩欧美精品| 国产精品自拍网站| 精品欧美一区二区在线观看| 午夜免费久久看| 欧美天天综合网| 亚洲乱码精品一二三四区日韩在线| 国产一区二区三区四区在线观看| 欧美日韩国产经典色站一区二区三区| 国产精品乱码一区二三区小蝌蚪| 精品一区二区三区免费| 欧美二区在线观看| 日本免费新一区视频| 欧美老女人在线| 日韩avvvv在线播放| 欧美一区二区三区影视| 天天综合天天综合色| 欧美日韩精品欧美日韩精品一 | 亚洲欧美综合色| 国产成人精品免费在线| 久久夜色精品国产噜噜av| 精品亚洲国产成人av制服丝袜| 91精品麻豆日日躁夜夜躁| 日韩高清在线一区| 欧美videos大乳护士334| 久久99精品久久久久久久久久久久 | 国产99一区视频免费| 国产欧美精品一区aⅴ影院 | 18成人在线观看| 99精品视频在线观看| 亚洲蜜臀av乱码久久精品| 欧洲精品一区二区| 丝袜美腿亚洲色图| 欧美草草影院在线视频| 国产一区二区三区高清播放| 欧美国产综合色视频| 91在线视频免费91| 亚洲成人免费av| 精品福利二区三区| 国产jizzjizz一区二区| 亚洲美女视频在线| 欧美一区午夜精品| 成人av资源在线观看| 亚洲精品欧美综合四区| 在线播放中文一区| 国产精品99久久久久久久vr| ...av二区三区久久精品| 欧美久久久久免费| 国产成人精品在线看| 亚洲第一狼人社区| 精品久久久久久久人人人人传媒| 成人精品小蝌蚪| 日韩在线一区二区| 日本一区二区三区免费乱视频| 91黄色激情网站| 国产尤物一区二区在线| 一区二区三区四区高清精品免费观看| 欧美一区二区三区免费观看视频| 粉嫩嫩av羞羞动漫久久久| 亚洲已满18点击进入久久| 久久综合精品国产一区二区三区| 91高清视频在线| 国产91丝袜在线18| 日本不卡不码高清免费观看| 国产欧美日韩视频在线观看| 欧美日韩国产一二三| 成+人+亚洲+综合天堂| 青青青伊人色综合久久| 亚洲丝袜精品丝袜在线| 精品国产伦一区二区三区观看体验| jizz一区二区| 国产乱码精品一区二区三区忘忧草| 亚洲一区二区三区美女| 中文字幕日韩一区二区| 日韩网站在线看片你懂的| 欧美在线观看你懂的| 99国产精品久久久| 成人一二三区视频| 老司机一区二区| 久久99精品久久只有精品| 亚洲v中文字幕| 依依成人综合视频| 亚洲女同女同女同女同女同69| 国产日韩精品一区| 欧美国产97人人爽人人喊| 久久久欧美精品sm网站| 欧美白人最猛性xxxxx69交| 欧美肥大bbwbbw高潮| 欧美夫妻性生活| 欧美日韩精品免费观看视频| 欧美视频一区二区在线观看| 91女厕偷拍女厕偷拍高清| 成人av资源网站| 99在线精品视频| 色综合天天综合在线视频| 成人av电影免费观看| aa级大片欧美| 色综合久久久久综合99| 91视频.com| 欧美视频第二页| 51精品国自产在线| 欧美一级黄色大片| 久久久亚洲高清| 国产精品久久久久久妇女6080| 久久久久久**毛片大全| 国产精品麻豆一区二区| 中文字幕一区二区5566日韩| 亚洲欧美日韩综合aⅴ视频| 亚洲色图另类专区| 亚洲国产一区二区三区| 日日摸夜夜添夜夜添精品视频| 日本亚洲免费观看| 国产麻豆欧美日韩一区| 99久久精品国产麻豆演员表| 日本精品视频一区二区| 4438成人网| 欧美国产精品中文字幕| 一区二区三区小说| 日韩高清在线观看| 国产福利91精品一区二区三区| 成人激情视频网站| 欧美四级电影网| 国产午夜亚洲精品羞羞网站| 日韩理论片网站| 免费日本视频一区| 懂色av一区二区夜夜嗨| 91搞黄在线观看| 久久综合色播五月| 亚洲精选免费视频| 麻豆专区一区二区三区四区五区| 国产乱子伦一区二区三区国色天香| 成人app下载| 日韩午夜中文字幕| 国产精品国产成人国产三级| 天天综合色天天综合色h| 国产99一区视频免费| 在线播放91灌醉迷j高跟美女 | 欧美不卡一区二区三区| 亚洲欧美综合色| 国产在线视频一区二区| 在线一区二区三区做爰视频网站| 久久精品一区四区| 视频一区二区三区中文字幕| 高清av一区二区| 精品免费国产一区二区三区四区| 亚洲综合丁香婷婷六月香|