亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI公司的DSPTMS320F2812初學(xué)者入門應(yīng)用程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品精品国产高清一毛片一天堂| 日本视频免费一区| 国产suv一区二区三区88区| 日韩免费观看高清完整版在线观看| 一色屋精品亚洲香蕉网站| 国产精品中文欧美| 精品噜噜噜噜久久久久久久久试看| 亚洲少妇30p| 一本到一区二区三区| 欧美激情在线观看视频免费| 人人超碰91尤物精品国产| 日本久久一区二区| 中文字幕一区二区在线观看| 国产麻豆一精品一av一免费| 欧美一级一级性生活免费录像| 青青国产91久久久久久| 欧美一区二区视频在线观看2022| 亚洲成av人片www| 欧美大片免费久久精品三p| 精品亚洲欧美一区| 国产精品成人网| 91丨九色丨黑人外教| 一级中文字幕一区二区| 欧美剧情电影在线观看完整版免费励志电影 | 久久久久9999亚洲精品| 99久久精品情趣| 香蕉成人啪国产精品视频综合网| 欧美一区二区三区精品| 精品一区二区三区免费| 国产日韩欧美在线一区| 99re这里都是精品| 视频一区二区中文字幕| 久久众筹精品私拍模特| 91小视频在线观看| 黑人精品欧美一区二区蜜桃| 一区二区理论电影在线观看| 久久午夜国产精品| 色婷婷久久久亚洲一区二区三区| 久久99精品国产麻豆婷婷| 亚洲免费高清视频在线| 久久久久久久久久看片| 欧美日韩午夜精品| 成人一区二区视频| 捆绑调教美女网站视频一区| 亚洲欧美另类小说视频| 久久精品在线观看| 日韩小视频在线观看专区| 成人美女视频在线看| 国产精品一区二区在线观看不卡| 石原莉奈一区二区三区在线观看| 国产精品每日更新在线播放网址| 精品卡一卡二卡三卡四在线| 91精品福利在线一区二区三区 | 精品国产免费久久| 日韩欧美久久一区| 91精品在线免费观看| 欧美综合色免费| 欧美挠脚心视频网站| 欧美中文字幕一区二区三区 | 欧美精品一区视频| 国产亚洲精品精华液| 久久蜜桃一区二区| 久久精品免费在线观看| 精品美女一区二区| 精品国产乱码久久久久久影片| 欧美人牲a欧美精品| 在线免费视频一区二区| 欧美人与性动xxxx| 久久久久国产精品厨房| 亚洲日本丝袜连裤袜办公室| 亚洲v精品v日韩v欧美v专区 | 日韩欧美的一区| 久久精品视频网| 亚洲一区二区视频| 日av在线不卡| 不卡视频免费播放| 欧美日韩一区中文字幕| 777xxx欧美| 国产精品久久久久久久久果冻传媒| 日韩一区中文字幕| 九九精品视频在线看| 在线影院国内精品| 精品国产乱码久久久久久1区2区| 久久综合给合久久狠狠狠97色69| 中文字幕第一区| 日本视频中文字幕一区二区三区| 国产精品88888| 在线亚洲高清视频| 久久影院午夜论| 免费观看久久久4p| 91成人免费在线| 亚洲精品免费一二三区| 国产.精品.日韩.另类.中文.在线.播放| 91在线porny国产在线看| 日韩一级高清毛片| 亚洲国产综合视频在线观看| 国产剧情一区二区三区| 欧美久久久久久久久中文字幕| 一区二区高清在线| 日本乱码高清不卡字幕| 综合av第一页| 色天天综合久久久久综合片| 亚洲激情六月丁香| 99久精品国产| 中文字幕日韩精品一区| 国产伦精品一区二区三区视频青涩| 91精品国产一区二区人妖| 亚洲制服丝袜一区| 欧美一级欧美三级在线观看| 青青草成人在线观看| 久久亚洲一区二区三区四区| 精彩视频一区二区三区| 日韩美女天天操| 久久精品国产久精国产| 亚洲精品一区二区三区影院| 国产精品88av| 国产精品免费丝袜| 欧美天堂一区二区三区| 韩国一区二区在线观看| 中文字幕佐山爱一区二区免费| 色综合天天综合色综合av | 一区二区三区中文在线观看| 色婷婷精品大视频在线蜜桃视频| 五月天丁香久久| 中文字幕成人av| 欧美做爰猛烈大尺度电影无法无天| 日韩和欧美的一区| 欧美国产一区视频在线观看| 在线精品国精品国产尤物884a| 亚洲成人第一页| 亚洲女人****多毛耸耸8| 日韩一区二区三区视频在线观看| 成人av在线一区二区三区| 爽好多水快深点欧美视频| 久久婷婷国产综合国色天香| 色综合天天综合网天天看片| 久久黄色级2电影| 亚洲精品乱码久久久久久| 日韩一区二区不卡| 欧美色偷偷大香| 91网上在线视频| 国产精品资源在线看| 美女mm1313爽爽久久久蜜臀| 亚洲精品成人悠悠色影视| 久久这里只有精品6| 欧美一区二区三区性视频| 欧美系列在线观看| 欧美精品久久99| 欧美色视频在线| 欧美精品一卡两卡| 欧美高清性hdvideosex| 色综合久久天天| 色哟哟一区二区在线观看| 高清shemale亚洲人妖| 国产呦萝稀缺另类资源| 国产高清精品网站| 成人黄色在线看| 99国产欧美另类久久久精品| av一区二区三区在线| 成人av在线播放网址| 91理论电影在线观看| 色94色欧美sute亚洲线路一ni| 欧美日韩mp4| 久久精品日产第一区二区三区高清版| 国产婷婷精品av在线| 亚洲黄色小说网站| 日韩综合小视频| 免费日本视频一区| 国产成人夜色高潮福利影视| 一本色道久久加勒比精品| 丝瓜av网站精品一区二区| 亚洲最大成人综合| 美脚の诱脚舐め脚责91| 成人性生交大片免费看视频在线 | 在线一区二区三区四区| 日韩写真欧美这视频| 悠悠色在线精品| 国模冰冰炮一区二区| 在线免费观看视频一区| 日韩欧美一区在线| 一区二区三区四区精品在线视频 | 最新高清无码专区| 久久99精品久久久久久动态图| 91久久线看在观草草青青| 欧美tickling网站挠脚心| 一个色在线综合| 色综合亚洲欧洲| 亚洲人成精品久久久久久| 经典三级视频一区| 99久久99久久综合| 欧美情侣在线播放| 国产午夜久久久久| 日本vs亚洲vs韩国一区三区二区| 国产盗摄一区二区| 精品国内片67194| 国产一区视频在线看| 欧美成人高清电影在线| 午夜国产精品影院在线观看| 欧美精选午夜久久久乱码6080| 亚洲激情一二三区|