亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI公司的DSPTMS320F2812初學者入門應(yīng)用程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一二三四在线观看| 亚洲mv在线观看| 国内精品第一页| 91极品美女在线| 国产精品毛片久久久久久久| 欧美日韩国产综合久久| 亚洲成av人片一区二区三区| 99v久久综合狠狠综合久久| 亚洲国产成人一区二区三区| 精品一区中文字幕| 精品成人一区二区| 最好看的中文字幕久久| caoporn国产一区二区| 日本一区免费视频| 中文字幕精品在线不卡| 成人性生交大片免费看中文| 久久国产欧美日韩精品| 91精品国产日韩91久久久久久| 国产传媒久久文化传媒| 美女视频免费一区| 7777精品伊人久久久大香线蕉超级流畅 | 午夜视频一区二区三区| 国产激情91久久精品导航| 日韩国产欧美在线视频| 91免费视频网| 国产精品美女久久久久久| 亚洲自拍偷拍欧美| 欧美一区二区三区喷汁尤物| 色综合久久中文字幕综合网| 国产高清不卡一区二区| 久久99久国产精品黄毛片色诱| 亚洲动漫第一页| 宅男噜噜噜66一区二区66| 亚洲色图在线视频| 国产精品丝袜久久久久久app| 三级欧美在线一区| 中文字幕在线一区二区三区| 精品美女被调教视频大全网站| 成人免费毛片片v| 日韩精品免费视频人成| 成人激情小说网站| 日韩高清欧美激情| 狠狠色狠狠色综合| 在线观看91精品国产麻豆| 欧美日韩亚州综合| www.日韩精品| 日韩精品国产精品| 欧美日韩大陆一区二区| 久久美女高清视频| 亚洲欧洲精品一区二区三区| 欧美日韩国产首页| 波多野结衣精品在线| 制服丝袜在线91| 久久先锋影音av鲁色资源| 欧美经典一区二区| 国产黄人亚洲片| 色成年激情久久综合| 亚洲色图20p| 日本精品一区二区三区高清 | 欧美精品久久久久久久久老牛影院 | 亚洲激情在线激情| 亚洲va欧美va国产va天堂影院| 99在线视频精品| 777欧美精品| 欧美日韩免费视频| 视频一区在线播放| 91麻豆精品国产91久久久使用方法 | 日韩电影在线看| 在线观看欧美精品| 日韩成人免费电影| 日韩欧美中文字幕公布| 蜜臀精品久久久久久蜜臀| 精品国产乱码久久久久久久| 欧美精品久久久久久久多人混战 | 91精品国产高清一区二区三区蜜臀| 久久久影院官网| 欧美日本一区二区| 一本大道久久a久久综合| 精品国产乱码久久久久久闺蜜| 国产精品国产三级国产三级人妇 | 激情六月婷婷综合| 26uuu国产一区二区三区| 国产一区 二区 三区一级| 久久综合久久99| 国产91精品久久久久久久网曝门| 国产欧美精品在线观看| 成人黄色av电影| 国产精品久久网站| 91亚洲国产成人精品一区二区三| 国产精品人妖ts系列视频| 91小视频免费看| 亚洲网友自拍偷拍| 欧美一区二区三区在线| 麻豆国产精品官网| 久久久99久久精品欧美| 波多野结衣视频一区| 一区二区视频免费在线观看| 欧美高清性hdvideosex| 久久精品二区亚洲w码| 国产日韩欧美激情| 97精品久久久午夜一区二区三区| 亚洲地区一二三色| 欧美电影免费观看高清完整版| 国产不卡在线播放| 亚洲女同一区二区| 欧美精品v国产精品v日韩精品| 久久精品国产精品青草| 国产日韩精品视频一区| 色94色欧美sute亚洲线路一ni| 午夜精品福利在线| 欧美精品一区在线观看| 99re热这里只有精品免费视频| 亚洲电影在线播放| 国产无人区一区二区三区| 91久久精品一区二区三区| 美女一区二区在线观看| 中文一区在线播放| 欧美日韩一级视频| 国产高清久久久| 亚洲国产欧美一区二区三区丁香婷| 欧美tk—视频vk| 91免费版在线| 久久国产福利国产秒拍| 亚洲欧洲国产日本综合| 日韩视频在线一区二区| 99久久久精品免费观看国产蜜| 日韩福利电影在线观看| 国产精品乱码一区二区三区软件| 91精品久久久久久久91蜜桃| 成人涩涩免费视频| 免费成人在线观看视频| 一区在线中文字幕| 欧美一级高清片| 色94色欧美sute亚洲线路二| 国产在线视视频有精品| 亚洲综合精品久久| 国产日产欧美一区二区视频| 欧美日韩美少妇| 成人黄页在线观看| 九一久久久久久| 亚洲一区二区三区三| 欧美激情一区二区三区不卡| 欧美精品在欧美一区二区少妇 | 亚洲精品中文字幕乱码三区 | 国产福利一区二区| 日本最新不卡在线| 亚洲中国最大av网站| 欧美极品另类videosde| 欧美成人性福生活免费看| 欧洲精品在线观看| 成人黄色电影在线| 国产伦精一区二区三区| 美女视频网站黄色亚洲| 亚洲国产乱码最新视频| 中文字幕五月欧美| 日本一区二区三级电影在线观看| 日韩一级二级三级| 欧美日韩黄色影视| 91精品福利在线| a美女胸又www黄视频久久| 国产精品一区二区三区网站| 男人的j进女人的j一区| 亚洲福利一区二区| 一区二区三区四区蜜桃| 国产精品热久久久久夜色精品三区| 精品国产伦一区二区三区观看方式 | 精品粉嫩超白一线天av| 欧美一级爆毛片| 91精品国产一区二区三区| 欧美在线免费播放| 91久久香蕉国产日韩欧美9色| 95精品视频在线| 99精品国产热久久91蜜凸| 成人av小说网| 9i在线看片成人免费| 成人av手机在线观看| 成人app网站| 成人av小说网| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 成人免费看视频| 顶级嫩模精品视频在线看| 国产成人日日夜夜| 国产99久久精品| 丁香一区二区三区| hitomi一区二区三区精品| 成人av在线看| 色综合天天做天天爱| 色女孩综合影院| 欧美专区日韩专区| 欧美另类久久久品| 91精品国产综合久久久久久漫画 | 久久99精品视频| 久久99精品国产麻豆婷婷| 国产在线一区二区| 成人午夜电影网站| 色天天综合色天天久久| 精品视频一区二区不卡| 91精品国产综合久久久久久漫画| 日韩三级视频中文字幕| 久久精品欧美一区二区三区麻豆|