亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI公司的DSPTMS320F2812初學者入門應用程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
26uuu精品一区二区三区四区在线| 日韩经典中文字幕一区| 日本精品视频一区二区| 国产精品免费av| 亚洲精品一区在线观看| 欧美日韩精品一区二区三区四区| 经典三级视频一区| 午夜成人免费电影| 国产精品国产三级国产有无不卡| 欧美一卡二卡三卡| 久久久五月婷婷| 欧美r级电影在线观看| 精品国产91久久久久久久妲己| 日韩欧美国产三级电影视频| 在线亚洲高清视频| 日韩一区二区精品在线观看| 国产婷婷一区二区| 亚洲一区二区视频在线观看| 又紧又大又爽精品一区二区| 久久97超碰国产精品超碰| 成人av在线播放网址| 欧美日韩一区久久| 亚洲精品一区二区三区香蕉| 亚洲男帅同性gay1069| 久久精品国产网站| 欧美视频在线观看一区| 中文字幕一区二区三区蜜月| 国产一区二区三区日韩| 91视频.com| 国产精品美女久久久久久久久 | 国产风韵犹存在线视精品| 91精品国产综合久久久蜜臀图片 | 91久久香蕉国产日韩欧美9色| 欧美激情一区二区| 国产成人av影院| 欧美精品一区男女天堂| 久久99国产精品尤物| 久久嫩草精品久久久精品| 激情成人综合网| 欧美不卡一区二区三区| 婷婷国产v国产偷v亚洲高清| 欧美三片在线视频观看 | 欧美精品99久久久**| 亚洲成精国产精品女| 欧美日韩中文字幕精品| 亚洲国产精品久久久久婷婷884| 欧美日韩国产精品自在自线| 日本美女一区二区三区| 国产欧美一区二区精品性| 久久av老司机精品网站导航| 久久精品免费在线观看| 在线观看www91| 韩国精品免费视频| 国产欧美精品一区二区三区四区| 不卡视频在线看| 日韩精品成人一区二区在线| 国产亚洲精品7777| 欧美性受xxxx黑人xyx性爽| 日韩精品视频网站| 久久精品欧美日韩| 911精品国产一区二区在线| 狠狠色综合播放一区二区| 久久亚洲一区二区三区四区| 成人精品免费视频| 偷窥少妇高潮呻吟av久久免费 | 奇米精品一区二区三区四区| 亚洲天堂中文字幕| 欧美变态tickle挠乳网站| 一本大道av伊人久久综合| 婷婷丁香久久五月婷婷| 国产精品成人在线观看| 2023国产精华国产精品| 欧美怡红院视频| 日本丶国产丶欧美色综合| 国产成人精品免费网站| 免费人成黄页网站在线一区二区 | 欧美最猛黑人xxxxx猛交| 成人av在线资源| 色综合久久久久综合99| 99久久综合精品| 99re成人精品视频| 99久久久久久| 99精品偷自拍| 在线免费不卡电影| 欧美日韩国产综合视频在线观看| 在线免费av一区| 91精品国产色综合久久不卡蜜臀| 欧美丰满嫩嫩电影| 日韩三级精品电影久久久| 欧美一区二区三区在线| 久久麻豆一区二区| 国产精品久久久久毛片软件| 欧美高清在线一区| 日韩美女视频一区| 亚洲成国产人片在线观看| 成人永久免费视频| 久久综合精品国产一区二区三区| 综合色天天鬼久久鬼色| 日韩欧美在线123| 亚洲日本乱码在线观看| 国产米奇在线777精品观看| 精品国精品国产尤物美女| 亚洲成人av免费| 欧美一区二区三区爱爱| 精品88久久久久88久久久| 亚洲欧洲国产日韩| 精品一区二区三区在线观看| 91麻豆国产香蕉久久精品| 在线不卡一区二区| 国产精品三级在线观看| 亚洲一区二区三区不卡国产欧美| 日本在线观看不卡视频| av一区二区三区四区| 日韩视频在线一区二区| 国产精品欧美久久久久无广告| 成人免费在线播放视频| 亚洲欧洲韩国日本视频| 国产资源精品在线观看| 激情综合色播激情啊| 狠狠色伊人亚洲综合成人| 欧美在线观看18| 91麻豆精品国产自产在线观看一区| 午夜视频一区二区三区| 成人免费观看男女羞羞视频| 欧美日本在线播放| 亚洲国产sm捆绑调教视频| 狠狠色狠狠色综合| 欧美日韩一本到| 日韩欧美国产小视频| 亚洲国产视频a| 成人高清免费观看| 欧美一级久久久| 日韩成人一区二区三区在线观看| 成人午夜av影视| 久久婷婷国产综合精品青草| 国产精品主播直播| 日韩欧美一级在线播放| 午夜视频一区在线观看| 91视频免费看| 亚洲婷婷在线视频| 成人国产在线观看| 欧美色图第一页| 国产九色精品成人porny| 欧美一区日本一区韩国一区| 日本亚洲天堂网| 国产精品美女久久久久久久久| 91免费看`日韩一区二区| 亚洲在线观看免费视频| 国产欧美视频一区二区| 国产精品一区二区久久不卡 | 久久国产精品99精品国产| 免费不卡在线视频| 欧美国产激情一区二区三区蜜月| 日韩三级av在线播放| 日本视频一区二区三区| 亚洲免费av高清| 亚洲一区二区三区激情| 五月天网站亚洲| 91精品欧美综合在线观看最新| 综合久久久久综合| 欧美性做爰猛烈叫床潮| 亚洲日本丝袜连裤袜办公室| 欧美国产一区视频在线观看| 欧美人成免费网站| 99国产麻豆精品| 欧美日韩在线精品一区二区三区激情| 精品无人码麻豆乱码1区2区 | av亚洲精华国产精华精| 成人在线视频一区二区| 欧美tk丨vk视频| 午夜国产精品影院在线观看| 日韩亚洲欧美综合| 久久电影网电视剧免费观看| 国产日韩欧美制服另类| 91麻豆国产精品久久| 亚洲精选一二三| 欧美性视频一区二区三区| 2020国产成人综合网| 麻豆极品一区二区三区| 美女视频网站黄色亚洲| 国产精品黄色在线观看| 欧美日韩一本到| 欧美日韩一区二区三区四区| 国产成人免费9x9x人网站视频| 天堂av在线一区| 91视频免费看| 欧美性大战久久| 在线观看亚洲精品| 亚洲影院理伦片| 久久久久久亚洲综合影院红桃 | 精品久久国产97色综合| 久久99精品久久久久久动态图| 欧美精品123区| 韩国欧美一区二区| 欧美日韩国产首页| 国产在线视频不卡二| 99精品视频在线免费观看| 91福利国产精品| 亚洲精品五月天| 精品少妇一区二区三区在线播放 |