亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI公司的DSPTMS320F2812初學者入門應用程序
?? H
?? 第 1 頁 / 共 3 頁
字號:

#ifndef DSP28_MCBSP_H
#define DSP28_MCBSP_H

//---------------------------------------------------------------------------
// McBSP Individual Register Bit Definitions:
//
// McBSP DRR2 register bit definitions:
struct  DRR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};                                                                 

union DRR2_REG {
   Uint16              all;
   struct DRR2_BITS  bit;
};

// McBSP DRR1 register bit definitions:
struct  DRR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};

union DRR1_REG {
   Uint16              all;
   struct DRR1_BITS  bit;
};

// McBSP DXR2 register bit definitions:
struct  DXR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};

union DXR2_REG {
   Uint16              all;
   struct DXR2_BITS  bit;
};

// McBSP DXR1 register bit definitions:
struct  DXR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};               

union DXR1_REG {
   Uint16              all;
   struct DXR1_BITS  bit;
};

// SPCR2 control register bit definitions:
struct  SPCR2_BITS {     // bit   description
   Uint16     XRST:1;      // 0     transmit reset
   Uint16     XRDY:1;      // 1     transmit ready
   Uint16     XEMPTY:1;    // 2     Transmit empty    
   Uint16     XSYNCERR:1;  // 3     Transmit syn errorINT flag
   Uint16     XINTM:2;     // 5:4   Transmit interrupt types
   Uint16     GRST:1;      // 6     CLKG reset     
   Uint16     FRST:1;      // 7     Frame sync reset
   Uint16     SOFT:1;      // 8     SOFT bit
   Uint16     FREE:1;      // 9     FREE bit
   Uint16     rsvd:6;      // 15:10 reserved
}; 

union SPCR2_REG {
   Uint16               all;
   struct SPCR2_BITS  bit;
};
         
// SPCR1 control register bit definitions:
struct  SPCR1_BITS {     // bit   description
   Uint16     RRST:1;      // 0     Receive reset
   Uint16     RRDY:1;      // 1     Receive  ready
   Uint16     REMPTY:1;    // 2     Receive  empty    
   Uint16     RSYNCERR:1;  // 7     Receive  syn errorINT flag
   Uint16     RINTM:2;     // 5:4   Receive  interrupt types
   Uint16     ABIS:1;      // 6     ABIS mode select     
   Uint16     DXENA:1;     // 7     DX hi-z enable     
   Uint16     rsvd:3;      // 10:8  reserved  
   Uint16     CLKSTP:2;    // 12:11 CLKSTOP mode bit
   Uint16     RJUST:2;     // 13:14 Right justified
   Uint16     DLB:1;       // 15    Digital loop back    reserved
}; 

union SPCR1_REG {
   Uint16              all;
   struct SPCR1_BITS bit;
};                                                               

// RCR2 control register bit definitions:
struct  RCR2_BITS {       // bit    description
   Uint16     RDATDLY:2;    // 1:0    Receive data delay
   Uint16     RFIG:1;       // 2      Receive  frame sync ignore
   Uint16     RCOMPAND:2;   // 4:3    Receive  Companding Mode selects
   Uint16     RWDLEN2:3;    // 7:5    Receive  word length   
   Uint16     RFRLEN2:7;    // 14:8   Receive  Frame sync
   Uint16     RPHASE:1;     // 15     Receive Phase
}; 

union RCR2_REG {
   Uint16             all;
   struct RCR2_BITS bit;
};
     
// RCR1 control register bit definitions:
struct  RCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved  
   Uint16     RWDLEN1:3;    // 7:5   Receive  word length   
   Uint16     RFRLEN1:7;    // 14:8  Receive  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union RCR1_REG {
   Uint16             all;
   struct RCR1_BITS bit;
};    

// XCR2 control register bit definitions:

struct  XCR2_BITS {       // bit    description
   Uint16     XDATDLY:2;    // 1:0    Transmit data delay
   Uint16     XFIG:1;       // 2      Transmit frame sync ignore
   Uint16     XCOMPAND:2;   // 4:3    Transmit Companding Mode selects
   Uint16     XWDLEN2:3;    // 7:5    Transmit  word length   
   Uint16     XFRLEN2:7;    // 14:8   Transmit  Frame sync
   Uint16     XPHASE:1;     // 15     Transmit Phase
}; 

union XCR2_REG {
   Uint16             all;
   struct XCR2_BITS bit;
};
     
// XCR1 control register bit definitions:
struct  XCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved      
   Uint16     XWDLEN1:3;    // 7:5   Transmit word length    
   Uint16     XFRLEN1:7;    // 14:8  Transmit  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union XCR1_REG {
   Uint16             all;
   struct XCR1_BITS bit;
};         

// SRGR2 Sample rate generator control register bit definitions:
struct  SRGR2_BITS {      // bit  description
   Uint16     FPER:12;      // 11:0 Frame period
   Uint16     FSGM:1;       // 12   Frame sync generator mode 
   Uint16     CLKSM:1;      // 13   Sample rate generator mode
   Uint16     CLKSP:1;      // 14   Reserved in this McBSP  
   Uint16     GYSNC:1;      // 15   CLKG sync   
}; 

union  SRGR2_REG {
   Uint16                all;
   struct  SRGR2_BITS  bit;
};

// SRGR1 control register bit definitions:
struct  SRGR1_BITS {      // bit   description
   Uint16     CLKGDV:8;     // 7:0   CLKG divider 
   Uint16     FWID:8;       // 15:8  Frame width
}; 

union  SRGR1_REG {
   Uint16                all;
   struct  SRGR1_BITS  bit;
};

// MCR2 Multichannel control register bit definitions:
struct  MCR2_BITS {       // bit   description
   Uint16     XMCM:2;       // 1:0   Transmit multichannel mode      
   Uint16     XCBLK:3;      // 2:4   Transmit current block    
   Uint16     XPABLK:2;     // 5:6   Transmit partition A Block 
   Uint16     XPBBLK:2;     // 7:8   Transmit partition B Block 
   Uint16     XMCME:1;      // 9     Transmit multi-channel enhance mode 
   Uint16     rsvd:6;       // 15:10 reserved  
}; 

union  MCR2_REG {
   Uint16               all;
   struct  MCR2_BITS  bit;
};
      
// MCR1 Multichannel control register bit definitions:
struct  MCR1_BITS {       // bit   description
   Uint16     RMCM:1;       // 0     Receive multichannel mode  
   Uint16     rsvd:1;       // 1     reserved     
   Uint16     RCBLK:3;      // 4:2   Receive current block    
   Uint16     RPABLK:2;     // 6:5   Receive partition A Block 
   Uint16     RPBBLK:2;     // 7:8   Receive partition B Block 
   Uint16     RMCME:1;      // 9     Receive multi-channel enhance mode 
   Uint16     rsvd1:6;      // 15:10 reserved   
}; 

union  MCR1_REG {
   Uint16               all;
   struct  MCR1_BITS  bit;
};
 
// RCERA control register bit definitions:
struct  RCERA_BITS {       // bit description
   Uint16     RCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEA15:1;      // 15  Receive Channel enable bit 
}; 

union RCERA_REG {
   Uint16                all;
   struct  RCERA_BITS  bit;
};  

// RCERB control register bit definitions:
struct  RCERB_BITS {       // bit description
   Uint16     RCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲综合一区在线| 成人免费视频一区二区| 欧美一区二区三区白人| 国产精品网站在线播放| 国产激情视频一区二区三区欧美| 欧美变态凌虐bdsm| 波多野结衣精品在线| 亚洲色图欧洲色图婷婷| 色婷婷av一区| 麻豆成人久久精品二区三区小说| 久久久久国产精品麻豆ai换脸 | 国产精品欧美一级免费| 欧美日韩视频在线一区二区| 日韩精品亚洲专区| 久久婷婷色综合| 欧亚一区二区三区| 国产精品一区三区| 亚洲欧洲精品一区二区三区| 欧美三级三级三级爽爽爽| 国模无码大尺度一区二区三区| 国产日韩欧美麻豆| 欧美日韩国产区一| 成人黄色小视频| 国产综合成人久久大片91| 亚洲精品乱码久久久久久久久| 91精品国产aⅴ一区二区| 99久久精品免费看| 国产一区二区日韩精品| 婷婷开心久久网| 天堂蜜桃91精品| 亚洲成人资源网| 一区二区三区资源| 亚洲欧美激情小说另类| 欧美国产在线观看| 中文字幕在线免费不卡| 欧美韩国日本一区| ...av二区三区久久精品| 日韩欧美高清一区| 日韩欧美亚洲国产另类| 日韩欧美色综合网站| 日韩精品中文字幕一区二区三区| 欧美色爱综合网| 日韩欧美在线网站| 精品免费国产二区三区| 国产农村妇女精品| 夜夜揉揉日日人人青青一国产精品| 伊人婷婷欧美激情| 日韩成人精品在线| 麻豆精品蜜桃视频网站| 成人精品在线视频观看| 日本国产一区二区| 7777精品伊人久久久大香线蕉超级流畅| 欧美精品丝袜中出| 国产欧美一区视频| 亚洲第一搞黄网站| 国产v综合v亚洲欧| 麻豆91免费观看| 色综合av在线| 日韩免费观看高清完整版 | 日韩影院免费视频| a级精品国产片在线观看| 精品剧情v国产在线观看在线| 亚洲天堂2014| 粉嫩av一区二区三区| 日韩一区二区精品在线观看| 国产精品久久久久久久久免费丝袜| 亚洲午夜精品久久久久久久久| 国产在线国偷精品免费看| 欧美日韩不卡在线| 亚洲综合在线免费观看| 国产精品1区二区.| 日韩欧美一二三区| 麻豆久久久久久| 欧美精品一区二区久久久| 青青草一区二区三区| 欧美日韩亚洲综合| 亚洲成人第一页| 日韩欧美一区二区三区在线| 亚洲h在线观看| 欧美精品精品一区| 久久69国产一区二区蜜臀| 精品不卡在线视频| 成人性生交大片免费看视频在线| 国产亚洲一区二区在线观看| youjizz久久| 亚洲aⅴ怡春院| 国产亚洲va综合人人澡精品| 成人av影视在线观看| 亚洲三级在线播放| 日韩欧美二区三区| 成人av小说网| 爽好久久久欧美精品| 欧美色男人天堂| 91久久久免费一区二区| 色综合中文字幕| 色婷婷狠狠综合| 欧美探花视频资源| 成人免费毛片a| 91亚洲精华国产精华精华液| 99精品国产99久久久久久白柏| www.亚洲在线| 欧美色综合天天久久综合精品| 91国产免费观看| 91精品国产麻豆国产自产在线| 欧美一区二区三区四区视频| 日韩欧美亚洲一区二区| 国产精品久久久久天堂| 亚洲精品乱码久久久久久久久| 视频一区国产视频| 经典一区二区三区| 色素色在线综合| 激情综合色综合久久| 五月天视频一区| 蜜臀久久久久久久| 五月综合激情婷婷六月色窝| 亚洲日本在线天堂| 亚洲视频 欧洲视频| 专区另类欧美日韩| 亚洲午夜精品网| 黄网站免费久久| 韩国v欧美v日本v亚洲v| 国产精品一品视频| 色综合天天天天做夜夜夜夜做| 99精品热视频| 91久久人澡人人添人人爽欧美| 欧美午夜理伦三级在线观看| 欧美精品v日韩精品v韩国精品v| 欧美欧美欧美欧美首页| 久久婷婷色综合| 亚洲国产美女搞黄色| 日本欧美肥老太交大片| 成人免费视频视频| 欧美日韩亚洲国产综合| 26uuu另类欧美| 午夜精品视频一区| 风间由美一区二区三区在线观看| 色综合久久久久久久久| 日韩欧美国产电影| 亚洲国产精品自拍| 丰满亚洲少妇av| 日韩一区二区三区视频在线| 日韩在线一区二区三区| 青椒成人免费视频| 国产美女精品一区二区三区| 日日夜夜一区二区| 日韩成人午夜精品| 精品一区二区三区欧美| 久久99深爱久久99精品| 不卡一区二区三区四区| 99热这里都是精品| 欧美亚洲一区二区三区四区| 2020国产精品久久精品美国| 亚洲在线一区二区三区| 99精品在线观看视频| 久久综合五月天婷婷伊人| 日韩精品国产欧美| 色综合色综合色综合| 日韩美女天天操| 日本91福利区| 精品成a人在线观看| 精品一区二区av| 久久久99精品免费观看| 国产一区在线看| 中国色在线观看另类| 99精品久久久久久| 伊人开心综合网| 欧美精品黑人性xxxx| 韩国成人福利片在线播放| 国产三级一区二区| 在线观看日韩电影| 日韩成人一区二区| 日本一区二区综合亚洲| 91视频你懂的| 蜜桃av噜噜一区| 国产精品理伦片| 欧美一区二区人人喊爽| 国产91精品免费| 日韩电影在线一区| 国产精品久久久久毛片软件| 欧美午夜影院一区| 成人网在线播放| 精品一二三四区| 亚洲午夜精品17c| 国产精品久久福利| 精品99一区二区| 91麻豆精品国产无毒不卡在线观看| 国产一区欧美二区| 日韩成人av影视| 亚洲同性同志一二三专区| 精品国产不卡一区二区三区| 91福利精品第一导航| 91视频免费观看| 91网站黄www| 99re8在线精品视频免费播放| 国产乱人伦偷精品视频不卡 | 91在线观看高清| 国产不卡视频一区二区三区| 国产一区二区三区日韩| 毛片av中文字幕一区二区| 午夜欧美视频在线观看|