亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? dsp28_mcbsp.h

?? TI公司的DSPTMS320F2812初學(xué)者入門(mén)應(yīng)用程序
?? H
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):

#ifndef DSP28_MCBSP_H
#define DSP28_MCBSP_H

//---------------------------------------------------------------------------
// McBSP Individual Register Bit Definitions:
//
// McBSP DRR2 register bit definitions:
struct  DRR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};                                                                 

union DRR2_REG {
   Uint16              all;
   struct DRR2_BITS  bit;
};

// McBSP DRR1 register bit definitions:
struct  DRR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};

union DRR1_REG {
   Uint16              all;
   struct DRR1_BITS  bit;
};

// McBSP DXR2 register bit definitions:
struct  DXR2_BITS {     // bit   description
   Uint16     HWLB:8;     // 16:23 High word low byte
   Uint16     HWHB:8;     // 24:31 High word high byte
};

union DXR2_REG {
   Uint16              all;
   struct DXR2_BITS  bit;
};

// McBSP DXR1 register bit definitions:
struct  DXR1_BITS {     // bit   description
   Uint16     LWLB:8;     // 16:23 Low word low byte
   Uint16     LWHB:8;     // 24:31 low word high byte
};               

union DXR1_REG {
   Uint16              all;
   struct DXR1_BITS  bit;
};

// SPCR2 control register bit definitions:
struct  SPCR2_BITS {     // bit   description
   Uint16     XRST:1;      // 0     transmit reset
   Uint16     XRDY:1;      // 1     transmit ready
   Uint16     XEMPTY:1;    // 2     Transmit empty    
   Uint16     XSYNCERR:1;  // 3     Transmit syn errorINT flag
   Uint16     XINTM:2;     // 5:4   Transmit interrupt types
   Uint16     GRST:1;      // 6     CLKG reset     
   Uint16     FRST:1;      // 7     Frame sync reset
   Uint16     SOFT:1;      // 8     SOFT bit
   Uint16     FREE:1;      // 9     FREE bit
   Uint16     rsvd:6;      // 15:10 reserved
}; 

union SPCR2_REG {
   Uint16               all;
   struct SPCR2_BITS  bit;
};
         
// SPCR1 control register bit definitions:
struct  SPCR1_BITS {     // bit   description
   Uint16     RRST:1;      // 0     Receive reset
   Uint16     RRDY:1;      // 1     Receive  ready
   Uint16     REMPTY:1;    // 2     Receive  empty    
   Uint16     RSYNCERR:1;  // 7     Receive  syn errorINT flag
   Uint16     RINTM:2;     // 5:4   Receive  interrupt types
   Uint16     ABIS:1;      // 6     ABIS mode select     
   Uint16     DXENA:1;     // 7     DX hi-z enable     
   Uint16     rsvd:3;      // 10:8  reserved  
   Uint16     CLKSTP:2;    // 12:11 CLKSTOP mode bit
   Uint16     RJUST:2;     // 13:14 Right justified
   Uint16     DLB:1;       // 15    Digital loop back    reserved
}; 

union SPCR1_REG {
   Uint16              all;
   struct SPCR1_BITS bit;
};                                                               

// RCR2 control register bit definitions:
struct  RCR2_BITS {       // bit    description
   Uint16     RDATDLY:2;    // 1:0    Receive data delay
   Uint16     RFIG:1;       // 2      Receive  frame sync ignore
   Uint16     RCOMPAND:2;   // 4:3    Receive  Companding Mode selects
   Uint16     RWDLEN2:3;    // 7:5    Receive  word length   
   Uint16     RFRLEN2:7;    // 14:8   Receive  Frame sync
   Uint16     RPHASE:1;     // 15     Receive Phase
}; 

union RCR2_REG {
   Uint16             all;
   struct RCR2_BITS bit;
};
     
// RCR1 control register bit definitions:
struct  RCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved  
   Uint16     RWDLEN1:3;    // 7:5   Receive  word length   
   Uint16     RFRLEN1:7;    // 14:8  Receive  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union RCR1_REG {
   Uint16             all;
   struct RCR1_BITS bit;
};    

// XCR2 control register bit definitions:

struct  XCR2_BITS {       // bit    description
   Uint16     XDATDLY:2;    // 1:0    Transmit data delay
   Uint16     XFIG:1;       // 2      Transmit frame sync ignore
   Uint16     XCOMPAND:2;   // 4:3    Transmit Companding Mode selects
   Uint16     XWDLEN2:3;    // 7:5    Transmit  word length   
   Uint16     XFRLEN2:7;    // 14:8   Transmit  Frame sync
   Uint16     XPHASE:1;     // 15     Transmit Phase
}; 

union XCR2_REG {
   Uint16             all;
   struct XCR2_BITS bit;
};
     
// XCR1 control register bit definitions:
struct  XCR1_BITS {       // bit   description
   Uint16     rsvd1:5;      // 4:0   reserved      
   Uint16     XWDLEN1:3;    // 7:5   Transmit word length    
   Uint16     XFRLEN1:7;    // 14:8  Transmit  Frame sync    
   Uint16     rsvd2:1;      // 15    reserved  
}; 

union XCR1_REG {
   Uint16             all;
   struct XCR1_BITS bit;
};         

// SRGR2 Sample rate generator control register bit definitions:
struct  SRGR2_BITS {      // bit  description
   Uint16     FPER:12;      // 11:0 Frame period
   Uint16     FSGM:1;       // 12   Frame sync generator mode 
   Uint16     CLKSM:1;      // 13   Sample rate generator mode
   Uint16     CLKSP:1;      // 14   Reserved in this McBSP  
   Uint16     GYSNC:1;      // 15   CLKG sync   
}; 

union  SRGR2_REG {
   Uint16                all;
   struct  SRGR2_BITS  bit;
};

// SRGR1 control register bit definitions:
struct  SRGR1_BITS {      // bit   description
   Uint16     CLKGDV:8;     // 7:0   CLKG divider 
   Uint16     FWID:8;       // 15:8  Frame width
}; 

union  SRGR1_REG {
   Uint16                all;
   struct  SRGR1_BITS  bit;
};

// MCR2 Multichannel control register bit definitions:
struct  MCR2_BITS {       // bit   description
   Uint16     XMCM:2;       // 1:0   Transmit multichannel mode      
   Uint16     XCBLK:3;      // 2:4   Transmit current block    
   Uint16     XPABLK:2;     // 5:6   Transmit partition A Block 
   Uint16     XPBBLK:2;     // 7:8   Transmit partition B Block 
   Uint16     XMCME:1;      // 9     Transmit multi-channel enhance mode 
   Uint16     rsvd:6;       // 15:10 reserved  
}; 

union  MCR2_REG {
   Uint16               all;
   struct  MCR2_BITS  bit;
};
      
// MCR1 Multichannel control register bit definitions:
struct  MCR1_BITS {       // bit   description
   Uint16     RMCM:1;       // 0     Receive multichannel mode  
   Uint16     rsvd:1;       // 1     reserved     
   Uint16     RCBLK:3;      // 4:2   Receive current block    
   Uint16     RPABLK:2;     // 6:5   Receive partition A Block 
   Uint16     RPBBLK:2;     // 7:8   Receive partition B Block 
   Uint16     RMCME:1;      // 9     Receive multi-channel enhance mode 
   Uint16     rsvd1:6;      // 15:10 reserved   
}; 

union  MCR1_REG {
   Uint16               all;
   struct  MCR1_BITS  bit;
};
 
// RCERA control register bit definitions:
struct  RCERA_BITS {       // bit description
   Uint16     RCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEA15:1;      // 15  Receive Channel enable bit 
}; 

union RCERA_REG {
   Uint16                all;
   struct  RCERA_BITS  bit;
};  

// RCERB control register bit definitions:
struct  RCERB_BITS {       // bit description
   Uint16     RCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91蜜桃在线免费视频| 蜜桃精品视频在线| 欧美刺激午夜性久久久久久久| 久久99精品网久久| 亚洲精品免费电影| www国产成人| 欧美日韩在线直播| 成人高清免费在线播放| 久久av中文字幕片| 亚洲五月六月丁香激情| 国产精品视频线看| 欧美大白屁股肥臀xxxxxx| 欧美在线观看你懂的| 春色校园综合激情亚洲| 日韩黄色在线观看| 一区二区视频免费在线观看| 国产精品丝袜黑色高跟| 精品88久久久久88久久久| 91精品国产综合久久久蜜臀图片 | 国产传媒久久文化传媒| 亚洲综合偷拍欧美一区色| 亚洲欧洲日韩在线| 欧美激情一区三区| 国产肉丝袜一区二区| 精品国产一区久久| 欧美高清你懂得| 欧美精品乱码久久久久久| 色8久久精品久久久久久蜜 | 国产精品一二三在| 日韩电影一区二区三区四区| 亚洲免费在线视频一区 二区| 中文字幕精品三区| 国产日韩欧美制服另类| 国产日产亚洲精品系列| 久久久综合九色合综国产精品| 日韩手机在线导航| 日韩欧美国产一区在线观看| 日韩一区二区精品葵司在线| 欧美一级片免费看| 7777精品伊人久久久大香线蕉| 欧美日韩一级二级| 欧美酷刑日本凌虐凌虐| 制服丝袜亚洲精品中文字幕| 欧美精品久久久久久久多人混战 | 欧美男人的天堂一二区| 欧美丝袜丝交足nylons图片| 欧美日韩高清影院| 日韩一区二区中文字幕| 精品国产伦一区二区三区免费 | 99久久精品情趣| 精品国产一二三区| 精品国产免费人成在线观看| 久久久久久一二三区| 欧美国产成人在线| 亚洲视频电影在线| 夜夜嗨av一区二区三区网页| 亚洲福利国产精品| 免费成人在线播放| 国产精品一区二区久激情瑜伽| 成人精品免费看| 色94色欧美sute亚洲线路一久| 欧美日韩一区高清| 日韩欧美在线观看一区二区三区| 欧美videos大乳护士334| 久久噜噜亚洲综合| 亚洲天堂精品视频| 亚洲成人第一页| 国模一区二区三区白浆| av激情亚洲男人天堂| 精品视频在线视频| 精品国产一区二区三区av性色| 国产精品私房写真福利视频| 一区二区不卡在线播放 | 色综合咪咪久久| 欧美日韩不卡一区| 久久综合精品国产一区二区三区| 日韩一区欧美小说| 奇米色一区二区| 成人免费av在线| 欧美老年两性高潮| 国产欧美日韩视频一区二区| 伊人一区二区三区| 久久99久久久欧美国产| 99久久久无码国产精品| 日韩视频一区二区三区| 中文字幕一区不卡| 喷白浆一区二区| 色综合久久综合网97色综合| 精品毛片乱码1区2区3区| 综合久久国产九一剧情麻豆| 久久精品国产精品青草| 91亚洲男人天堂| 久久在线免费观看| 午夜视频在线观看一区| 国产精品资源在线| 777精品伊人久久久久大香线蕉| 亚洲国产成人午夜在线一区| 亚洲成人动漫在线观看| 99久久精品免费| 精品国产乱码久久久久久久| 一级做a爱片久久| 成人黄色国产精品网站大全在线免费观看 | 欧美日韩成人综合| 亚洲天堂av一区| 国产精品18久久久久久久久| 欧美日韩亚洲高清一区二区| 国产精品视频在线看| 激情av综合网| 91精品国产色综合久久ai换脸| 亚洲精品高清视频在线观看| 丁香激情综合五月| 精品国产乱码久久久久久浪潮| 视频精品一区二区| 日本韩国欧美三级| 国产精品免费aⅴ片在线观看| 青青草原综合久久大伊人精品优势| 99久久国产综合精品麻豆| 精品少妇一区二区三区日产乱码 | 99久久精品国产导航| 日本一区二区免费在线| 国产尤物一区二区在线| 欧美福利视频一区| 亚洲成av人片一区二区三区| 色诱亚洲精品久久久久久| 国产精品你懂的在线欣赏| 国产精品77777| 26uuu国产电影一区二区| 久久精品国产免费| 日韩三级中文字幕| 蜜桃精品在线观看| 91精品国产欧美一区二区 | 成人av网在线| 国产日韩亚洲欧美综合| 粉嫩欧美一区二区三区高清影视 | 久久久亚洲国产美女国产盗摄 | 国产精品视频在线看| 福利一区二区在线| 国产精品毛片高清在线完整版| 成人免费高清在线| 亚洲天堂a在线| 欧美在线小视频| 偷偷要91色婷婷| 欧美一区二区三区四区久久| 麻豆国产精品一区二区三区| 日韩三级中文字幕| 国产美女视频91| 国产精品久久久爽爽爽麻豆色哟哟 | 欧美aⅴ一区二区三区视频| 51久久夜色精品国产麻豆| 亚洲成人av一区二区| 51精品久久久久久久蜜臀| 日韩av一二三| 精品国产百合女同互慰| 国产精品一区二区视频| 中文字幕视频一区| 欧洲精品一区二区三区在线观看| 性久久久久久久| 日韩免费性生活视频播放| 国产福利一区二区三区视频在线| 国产精品美女一区二区在线观看| 色一情一乱一乱一91av| 亚洲国产精品一区二区久久 | 亚洲精品少妇30p| 欧美色图在线观看| 日日夜夜精品视频免费| 久久亚洲捆绑美女| 99国产精品久| 日一区二区三区| 欧美国产欧美亚州国产日韩mv天天看完整 | 亚洲va韩国va欧美va| 精品久久国产老人久久综合| www.爱久久.com| 亚洲v日本v欧美v久久精品| 精品99999| 在线精品视频免费观看| 久久国产综合精品| 中文字幕一区二区不卡| 欧美一区二区在线播放| 国产99久久久久| 亚洲电影一级片| 国产欧美精品区一区二区三区| 欧美丝袜丝交足nylons| 国产伦精品一区二区三区视频青涩| 亚洲欧美一区二区在线观看| 日韩午夜三级在线| 99久久综合狠狠综合久久| 日本一区中文字幕| 亚洲欧洲精品一区二区三区| 欧美一区二区精品久久911| 成人91在线观看| 麻豆国产91在线播放| 亚洲综合男人的天堂| 国产视频一区二区在线| 欧美在线免费观看亚洲| 国产精品一区二区三区四区 | www.色综合.com| 亚洲精品一区二区三区香蕉| 亚洲精品高清视频在线观看| 欧美午夜一区二区| 麻豆国产欧美日韩综合精品二区|