亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? TI公司的DSPTMS320F2812初學(xué)者入門應(yīng)用程序
?? H
?? 第 1 頁 / 共 2 頁
字號:

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOB_REG {
   Uint16        all;
   struct  CAPFIFOB_BITS bit;
};

/* Interrupt Mask Register bit definitions */
struct EVAIMRA_BITS {
    Uint16  PDPINTA:1;      // 0       Enable PDPINTA
    Uint16  CMP1INT:1;      // 1       Enable

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩精品欧美日韩精品一 | 麻豆国产精品一区二区三区 | 黑人巨大精品欧美黑白配亚洲| 欧美精品一区二区高清在线观看| 婷婷丁香激情综合| 欧美色图激情小说| 亚洲成人资源网| 欧美美女直播网站| 美女视频网站久久| 国产亚洲一区二区三区在线观看| 成人精品国产免费网站| 亚洲三级电影网站| 欧美美女一区二区在线观看| 麻豆精品国产91久久久久久| 国产精品日日摸夜夜摸av| 91丨porny丨最新| 午夜日韩在线观看| 久久综合国产精品| 91免费看视频| 麻豆精品一区二区三区| 国产偷国产偷精品高清尤物| 91麻豆精品视频| 日本亚洲视频在线| 国产女主播一区| 在线观看亚洲一区| 激情综合网最新| 亚洲视频免费在线| 91精品一区二区三区久久久久久| 国产在线视频一区二区| 一区二区三区日韩精品视频| 日韩欧美在线网站| av亚洲精华国产精华| 偷窥国产亚洲免费视频| 久久久久国产精品麻豆ai换脸 | 欧美日韩的一区二区| 精品综合久久久久久8888| 理论电影国产精品| 国产精品久久久久久福利一牛影视 | 波多野结衣亚洲| 婷婷中文字幕综合| 国产精品美女久久久久久久久| 欧美精品色综合| 丁香婷婷综合色啪| 日本中文字幕不卡| 亚洲免费在线观看| 久久久精品综合| 91.成人天堂一区| zzijzzij亚洲日本少妇熟睡| 免费精品99久久国产综合精品| 亚洲欧美一区二区三区极速播放| 日韩欧美在线网站| 91黄色免费网站| 成人综合在线视频| 国产一区二区在线观看免费| 亚洲成av人片在线观看无码| 国产精品成人在线观看| 欧美精品一区二| 日韩视频一区二区| 欧美日韩精品一区二区| 成人国产一区二区三区精品| 极品少妇一区二区| 美女精品一区二区| 天堂va蜜桃一区二区三区| 亚洲欧洲日韩一区二区三区| 国产日产亚洲精品系列| 精品国产不卡一区二区三区| 日韩亚洲欧美中文三级| 91麻豆精品视频| 成人激情av网| 懂色av中文字幕一区二区三区| 精久久久久久久久久久| 免费成人美女在线观看.| 午夜伦欧美伦电影理论片| 一区二区三区在线影院| 亚洲裸体xxx| 亚洲天堂精品视频| 极品销魂美女一区二区三区| 青青草一区二区三区| 天天综合日日夜夜精品| 日本中文字幕一区二区视频| 青青草成人在线观看| 日本亚洲电影天堂| 久热成人在线视频| 久久99久久精品欧美| 国产乱人伦精品一区二区在线观看 | 色8久久人人97超碰香蕉987| 91在线免费看| 欧洲亚洲精品在线| 欧美精品日韩一区| 精品日韩成人av| 国产欧美日本一区二区三区| 国产精品视频看| 亚洲精品一二三| 天堂一区二区在线免费观看| 青青草成人在线观看| 国产一区二区三区免费| 99久久精品国产麻豆演员表| 色94色欧美sute亚洲线路一久| 欧美三级日韩在线| 日韩三级在线观看| 国产色一区二区| 国产精品久久久久久亚洲毛片| 一区二区三区国产精华| 日韩精品亚洲一区| 国产一区二区三区免费看| 91美女蜜桃在线| 日韩欧美一区二区久久婷婷| 久久免费美女视频| 亚洲欧美日韩人成在线播放| 日本不卡一二三| 国产99久久久精品| 91成人免费网站| 精品国产91乱码一区二区三区 | 亚洲免费在线播放| 免费成人在线观看视频| av综合在线播放| 欧美日本一区二区三区四区| 久久这里只有精品6| 亚洲天堂2014| 老司机免费视频一区二区三区| 国产成人av在线影院| 欧美亚洲禁片免费| 国产亚洲va综合人人澡精品 | 日韩欧美国产三级| 中文字幕在线观看一区| 天堂成人免费av电影一区| 丁香另类激情小说| 这里只有精品电影| 中文字幕永久在线不卡| 激情偷乱视频一区二区三区| 日本电影亚洲天堂一区| 26uuu欧美日本| 亚洲大片精品永久免费| 国产不卡在线一区| 91精品欧美一区二区三区综合在| 亚洲欧洲一区二区在线播放| 激情成人午夜视频| 在线日韩av片| 国产精品久久毛片| 久久超碰97人人做人人爱| 91麻豆国产福利在线观看| 久久精品亚洲国产奇米99| 日韩精品色哟哟| 91色视频在线| 国产精品欧美精品| 国产又黄又大久久| 91精品欧美综合在线观看最新| 中文字幕综合网| 东方aⅴ免费观看久久av| 亚洲精品一区二区三区四区高清| 午夜日韩在线观看| 欧美日韩一区在线| 亚洲欧美aⅴ...| 成人深夜福利app| 国产亚洲制服色| 精品亚洲成a人| 精品入口麻豆88视频| 午夜精品久久久久久不卡8050| 在线亚洲人成电影网站色www| 国产精品福利影院| 国模一区二区三区白浆| 日韩精品中文字幕在线不卡尤物| 亚洲成人动漫精品| 欧美做爰猛烈大尺度电影无法无天| 国产精品二三区| 日韩欧美一级二级| 日本伊人精品一区二区三区观看方式| 欧美日韩一区不卡| 午夜影院久久久| 欧美老女人第四色| 日韩精品亚洲一区二区三区免费| 欧美丝袜丝交足nylons图片| 亚洲一区二区三区影院| 在线观看av不卡| 午夜一区二区三区视频| 欧美日韩国产高清一区二区| 亚洲成人av免费| 欧美一区二区三区性视频| 日本va欧美va精品发布| 久久这里都是精品| 成人国产免费视频| 亚洲免费在线电影| 欧美挠脚心视频网站| 五月天久久比比资源色| 精品久久久久久亚洲综合网| 国产自产高清不卡| 国产精品理论在线观看| 成人av综合一区| 亚洲综合激情另类小说区| 欧美日韩大陆在线| 国产伦精品一区二区三区免费迷 | av中文一区二区三区| 亚洲三级电影全部在线观看高清| 欧美图片一区二区三区| 蜜桃一区二区三区在线| 欧美激情中文字幕| 色综合一区二区| 免费久久99精品国产| 国产精品三级av在线播放| 欧美亚州韩日在线看免费版国语版|