亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? dsp28_ev.h

?? TI公司的DSPTMS320F2812初學(xué)者入門應(yīng)用程序
?? H
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 rsvd1:2;         // 5:4   reserved
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T1CMPOE:1;       // 4     Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOB_REG {
   Uint16        all;
   struct  CAPFIFOB_BITS bit;
};

/* Interrupt Mask Register bit definitions */
struct EVAIMRA_BITS {
    Uint16  PDPINTA:1;      // 0       Enable PDPINTA
    Uint16  CMP1INT:1;      // 1       Enable

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产最新精品免费| 成人黄色一级视频| 国产精品久久久久久久久久久免费看 | 国产一区二区在线免费观看| 中文字幕亚洲电影| 精品国产免费人成电影在线观看四季| 成人免费毛片a| 久久成人久久爱| 亚洲综合自拍偷拍| 国产欧美精品在线观看| 5858s免费视频成人| 色综合久久久久综合体桃花网| 色综合久久99| 韩国av一区二区| 午夜精品爽啪视频| 亚洲蜜臀av乱码久久精品蜜桃| 国产人成亚洲第一网站在线播放| 在线播放91灌醉迷j高跟美女 | 欧美国产亚洲另类动漫| 欧美一区二区三区在线看| 色美美综合视频| av激情亚洲男人天堂| 国产剧情一区二区| 极品少妇xxxx精品少妇偷拍| 无吗不卡中文字幕| 亚洲成精国产精品女| 亚洲最新视频在线观看| 亚洲视频在线一区二区| 国产精品乱码一区二三区小蝌蚪| 欧美不卡激情三级在线观看| 日韩色在线观看| 69堂成人精品免费视频| 欧美日韩国产大片| 欧美日韩在线播放一区| 欧美日韩三级视频| 欧美日韩国产天堂| 欧美日韩一区二区三区在线看| 色先锋久久av资源部| 色拍拍在线精品视频8848| 色偷偷久久人人79超碰人人澡| 色噜噜狠狠色综合欧洲selulu | 国产亚洲人成网站| 精品久久久久香蕉网| 久久亚洲捆绑美女| 国产欧美一区二区精品秋霞影院| 久久久一区二区三区| 中文字幕巨乱亚洲| 亚洲日本欧美天堂| 亚洲专区一二三| 日本伊人色综合网| 99re亚洲国产精品| 色婷婷狠狠综合| 欧美日韩精品一区二区三区蜜桃| 欧美一区二区日韩| 精品久久人人做人人爽| 中文字幕不卡三区| 亚洲婷婷在线视频| 日韩综合一区二区| 精品亚洲国产成人av制服丝袜| 国产经典欧美精品| 93久久精品日日躁夜夜躁欧美| 日本韩国一区二区| 91精品国产综合久久久蜜臀粉嫩| 日韩美女天天操| 欧美高清在线一区二区| 亚洲精品视频免费看| 婷婷夜色潮精品综合在线| 久草热8精品视频在线观看| 国产大陆精品国产| 日本道在线观看一区二区| 欧美另类一区二区三区| 久久久www免费人成精品| 亚洲三级免费电影| 美女网站色91| 91网址在线看| 91精品国产综合久久久久久久久久| 精品国产欧美一区二区| 自拍偷拍欧美精品| 免费黄网站欧美| 97久久精品人人做人人爽| 欧美精品乱码久久久久久按摩| 久久久91精品国产一区二区三区| 亚洲理论在线观看| 国产乱子轮精品视频| 欧美在线观看禁18| 久久久久国产一区二区三区四区| 亚洲欧美一区二区不卡| 精品亚洲免费视频| 精品视频在线看| 国产精品久久久爽爽爽麻豆色哟哟| 视频在线观看一区二区三区| av中文字幕一区| 久久亚洲免费视频| 日韩精品电影在线| 色婷婷久久综合| 久久精品这里都是精品| 日韩精品一二三| 91小视频在线观看| 亚洲午夜电影网| 懂色av噜噜一区二区三区av| 日韩欧美区一区二| 亚洲成a人片在线不卡一二三区| 成人午夜电影网站| 精品福利一二区| 日韩精品一级二级| 欧美综合一区二区| 国产精品美女久久福利网站| 久久国产精品免费| 欧美精品一二三区| 一区二区三区毛片| av中文字幕不卡| 久久嫩草精品久久久精品一| 七七婷婷婷婷精品国产| 欧美视频你懂的| 亚洲欧洲精品一区二区三区| 国产一区三区三区| 日韩一区二区电影| 亚洲国产一区二区a毛片| 91亚洲精华国产精华精华液| 国产婷婷色一区二区三区四区| 麻豆成人综合网| 91精品一区二区三区久久久久久 | www.色精品| 欧美激情一区二区三区在线| 狠狠色丁香婷婷综合久久片| 日韩一区二区三区高清免费看看| 日本中文字幕不卡| 宅男噜噜噜66一区二区66| 亚洲成人www| 337p亚洲精品色噜噜| 婷婷激情综合网| 欧美精品一卡两卡| 丝袜美腿一区二区三区| 7777精品久久久大香线蕉| 国产成人在线影院| 国产欧美精品区一区二区三区| 国产乱理伦片在线观看夜一区| 久久免费电影网| 成人网在线免费视频| 日本一区二区成人在线| av一区二区不卡| 亚洲天天做日日做天天谢日日欢| 91视频在线观看| 亚洲一区二区三区三| 欧美精品久久天天躁| 免费av成人在线| 久久久影院官网| 94色蜜桃网一区二区三区| 亚洲黄色av一区| 欧美日韩卡一卡二| 免费人成黄页网站在线一区二区| 日韩小视频在线观看专区| 国产一区欧美一区| 国产精品嫩草影院com| 色av成人天堂桃色av| 日韩国产欧美在线视频| xnxx国产精品| 91网站最新网址| 午夜影院在线观看欧美| 日韩区在线观看| 粉嫩高潮美女一区二区三区| 亚洲欧美日韩中文字幕一区二区三区| 欧美专区日韩专区| 肉丝袜脚交视频一区二区| 久久久久久久久伊人| 91免费视频网址| 久久国产欧美日韩精品| 国产精品欧美久久久久一区二区| 欧美性videosxxxxx| 国产在线国偷精品免费看| 亚洲日本在线观看| 日韩精品一区国产麻豆| 91原创在线视频| 久久精品国产久精国产爱| 成人免费在线视频| 欧美一区二区三区在线观看| 高潮精品一区videoshd| 亚洲成人激情社区| 欧美激情一区二区三区不卡 | 国产精品美女一区二区三区 | 91福利在线导航| 精品写真视频在线观看| 亚洲欧美经典视频| 日韩免费高清视频| 色哟哟一区二区三区| 久草在线在线精品观看| 亚洲精品ww久久久久久p站| 日韩欧美一级精品久久| 91国偷自产一区二区开放时间 | 国模少妇一区二区三区| 亚洲曰韩产成在线| 国产亚洲欧美日韩日本| 欧美日韩成人综合天天影院| 成人在线综合网站| 久久97超碰色| 天天av天天翘天天综合网 | 国产成人免费视频一区| 免费高清不卡av| 亚洲国产成人av网| 国产精品久久久久影视|