亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? capture_2_bit_words.vhd

?? pcmcia代碼驅動等有用資料
?? VHD
字號:
-------------------------------------------------------------
--	Filename:  CAPTURE_2_BIT_WORDS.VHD
-- Author: Alain Zarembowitch / MSS
--	Version: 2
--	Date last modified: 10-02-03
-- Inheritance: 	none
--
--
-- 
---------------------------------------------------------------

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity CAPTURE_2_BIT_WORDS is port ( 
	--GLOBAL CLOCKS
   CLK : in std_logic;				-- Master clock for this FPGA
	ASYNC_RESET: in std_logic;		-- Asynchronous reset active high


	-- Inputs
	DECIMATE_VALUE: in std_logic_vector(4 downto 0);
		-- Decimate value. Can be taken straight from the registers.
		-- The decimation will 2^DECIMATE_VALUE.
	TRIGGER_POSITION: in std_logic_vector(1 downto 0);
		-- 00		0 %
		-- 01		10 %
		-- 10		50 %
		-- 11		90 %
	WORD_2_BIT_IN: in std_logic_vector(1 downto 0);
		-- Input signal to be captured.
	WORD_CLK_IN: in std_logic;
		-- WORD_2_BIT_IN will be read whenever WORD_CLK_IN = '1'.
	NEXT_WORD_PLEASE: in std_logic;
		-- Increments the READ_POINTER so that the next 8-bit 
		-- word is ready to be read.
	TRIGGER: in std_logic;
		-- Is one when a trigger was forced or if the trigger 
		-- conditions were met. One CLK cycle wide pulse.
	TRIGGER_REARM: in std_logic;
		-- One CLK cycle wide pulse used to rearm the trigger.
	START_CAPTURING: in std_logic;
		-- One CLK cycle wide pulse that makes sure data is
		-- being captured when nothing is going on. Necessary
		-- before a capture with a non-zero trigger offset.


	-- Outputs
	WORD_8_BIT_OUT: out std_logic_vector(7 downto 0);
		-- The signal that was stored in the RAM.
	WORD_CLK_OUT: out std_logic;
		-- WORD_8_BIT_OUT is valid when WORD_CLK_OUT = '1'.
	STATE: out std_logic_vector(1 downto 0)
		-- 01		CAPTURING
		-- 10		CAPTURING_WAITING_FOR_TRIGGER
		-- 11		CAPTURING_TRIGGER_DETECTED
		-- 00		CAPTURE_CEASED
);
end entity;

architecture behavioral of CAPTURE_2_BIT_WORDS is
--------------------------------------------------------
--      COMPONENTS
--------------------------------------------------------

component RAMB4_S1_S2 port (
	DIA: in std_logic_vector (0 downto 0);
	DIB: in std_logic_vector (1 downto 0);
	ENA: in std_logic;
	ENB: in std_logic;
	WEA: in std_logic;
	WEB: in std_logic;
	RSTA: in std_logic;
	RSTB: in std_logic;
	CLKA: in std_logic;
	CLKB: in std_logic;
	ADDRA: in std_logic_vector (11 downto 0);
	ADDRB: in std_logic_vector (10 downto 0);
	DOA: out std_logic_vector (0 downto 0);
	DOB: out std_logic_vector (1 downto 0)); 
end component;


component DECIMATE port (
	--GLOBAL CLOCKS
   CLK : in std_logic;				-- Master clock for this FPGA
	ASYNC_RESET: in std_logic;		-- Asynchronous reset active high

	-- Inputs
	DECIMATE_VALUE: in std_logic_vector(4 downto 0);
	SAMPLE_CLK_IN: in std_logic;

	-- Output
	DECIMATED_SAMPLE_CLK_OUT: out std_logic
);
end component;


component WORD1_TO_WORD8 port (
	ASYNC_RESET: in std_logic;
		-- Asynchronous reset, active high
	CLK: in std_logic;
		-- Reference clock


	--// INPUTS 
	COMPONENT_RESET: in std_logic;
	WORD_IN: in std_logic;
		-- Word to be converted into a 64 bit word. Will be read when
		-- Valid when WORD_IN_CLK = '1'.
	WORD_IN_CLK: in std_logic;
		-- The data on the WORD_IN lines will be read when WORD_IN_CLK = '1'.


	--// OUTPUTS
	WORD_OUT: out std_logic_vector(7 downto 0);
		-- Word converted into byte. Valid when WORD_OUT_CLK = '1'.
	WORD_OUT_CLK: out std_logic
		-- One clock pulse wide pulse indicating that the byte on the WORD_OUT 
		-- lines is valid now.
	);
end component;

--------------------------------------------------------
--     SIGNALS
--------------------------------------------------------

--// Constants
signal ZERO: std_logic;
signal ONE: std_logic;
signal ZERO1: std_logic_vector(0 downto 0);

signal STATE_LOCAL: std_logic_vector(1 downto 0);
signal WRITE_POINTER: std_logic_vector(10 downto 0);
signal WRITE_POINTER_ADD_VALUE: std_logic_vector(10 downto 0);
signal WRITE_POINTER_PLUS_ADD_VALUE: std_logic_vector(10 downto 0);
signal WRITE_POINTER_PLUS_ONE: std_logic_vector(10 downto 0);
signal WRITE_POINTER_END: std_logic_vector(10 downto 0);
signal WRITE_ENABLE: std_logic;
signal READ_POINTER: std_logic_vector(11 downto 0);
signal DECIMATED_WORD_CLK: std_logic;
signal LAST_WORD_CAPTURED_PULSE: std_logic;
signal LAST_WORD_CAPTURED_PULSE_D: std_logic;
signal WORD_CLK: std_logic;
signal WORD_FROM_BUFFER: std_logic_vector(0 downto 0);
signal COUNTER_3_BIT: std_logic_vector(2 downto 0);

--------------------------------------------------------
--      IMPLEMENTATION
--------------------------------------------------------

begin


--// COMSCOPE SOURCE CODE -----------
ZERO <= '0';
ONE <= '1';
ZERO1 <= (others => '0');


STATE <= STATE_LOCAL;


STATE_MACHINE_001: process(ASYNC_RESET, CLK, TRIGGER_POSITION)
begin
	if(ASYNC_RESET = '1') then
		STATE_LOCAL <= "01";
		WRITE_POINTER_END <= (others => '0');
	elsif rising_edge(CLK) then
		if (START_CAPTURING = '1') then
			STATE_LOCAL <= "01";
		elsif (TRIGGER_REARM = '1') then
			STATE_LOCAL <= "10";
		elsif (STATE_LOCAL = "10") and (TRIGGER = '1') then 
			-- trigger received, waiting for data and data capture completion
			-- trigger is only active if trace is re-armed
			STATE_LOCAL <= "11";
			-- remember the address at which we should stop capturing
			WRITE_POINTER_END <= WRITE_POINTER_PLUS_ADD_VALUE;
		elsif (STATE_LOCAL = "11") and (LAST_WORD_CAPTURED_PULSE = '1') then 
			STATE_LOCAL <= "00";
		end if;
	end if;
end process;


WRITE_POINTER_PLUS_ADD_VALUE <= WRITE_POINTER + WRITE_POINTER_ADD_VALUE;

-- compute end of buffer pointer location
-- Depending on whether the trigger is selected to be 
-- at 0%, 10%, 50% or 90% of the capture window
WRITE_POINTER_ADD_VALUE <= 
	"11100110011" when TRIGGER_POSITION = "01" else		-- trigger at 10% (1843)
	"10000000000" when TRIGGER_POSITION = "10" else 	-- trigger at 50% (1024)
	"00011001101" when TRIGGER_POSITION = "11" else 	-- trigger at 90% (205)
	"00000000000";


WRITE_POINTER_PLUS_ONE <= WRITE_POINTER + 1;

LAST_WORD_CAPTURED_PULSE <= DECIMATED_WORD_CLK when (STATE_LOCAL = "11" and
									 WRITE_POINTER_PLUS_ONE = WRITE_POINTER_END) else '0';


WRITE_ENABLE <= DECIMATED_WORD_CLK when (STATE_LOCAL /= "00") else '0'; 


MANAGE_WP: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		WRITE_POINTER <= (others => '0');
	elsif rising_edge(CLK) then
		if (WRITE_ENABLE = '1') then
			WRITE_POINTER <= WRITE_POINTER_PLUS_ONE;
		end if;
	end if;
end process;


DELAY: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		LAST_WORD_CAPTURED_PULSE_D <= '0';
	elsif rising_edge(CLK) then
		LAST_WORD_CAPTURED_PULSE_D <= LAST_WORD_CAPTURED_PULSE;
	end if;
end process;


MANAGE_RP_AND_WORD_CLK: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		WORD_CLK <= '0';
		READ_POINTER <= (others => '0');
		COUNTER_3_BIT <= (others => '0');
	elsif rising_edge(CLK) then
		if (LAST_WORD_CAPTURED_PULSE = '1') then
			READ_POINTER(11 downto 1) <= WRITE_POINTER_END;
			READ_POINTER(0) <= '0';
		elsif (NEXT_WORD_PLEASE = '1') or (LAST_WORD_CAPTURED_PULSE_D = '1') or
				(COUNTER_3_BIT /= "000") then
			COUNTER_3_BIT <= COUNTER_3_BIT + 1;
			READ_POINTER <= READ_POINTER + 1;
			WORD_CLK <= '1';
		else 
			WORD_CLK <= '0';
		end if;
	end if;
end process;

--------------------------------------------------------------------------
-- COMPONENT INSTANTIATIONS
--------------------------------------------------------------------------

-- Instantiate the decimation
DECIMATE_001: DECIMATE port map(
	CLK => CLK,
	ASYNC_RESET => ASYNC_RESET,
	DECIMATE_VALUE => DECIMATE_VALUE,
	SAMPLE_CLK_IN => WORD_CLK_IN,
	DECIMATED_SAMPLE_CLK_OUT => DECIMATED_WORD_CLK
);


-- Instantiate the block RAM
RAMB_001:  RAMB4_S1_S2 port map(
	DIA => ZERO1,
	DIB => WORD_2_BIT_IN,
	ENA => ONE,
	ENB => ONE,
	WEA => ZERO,
	WEB => WRITE_ENABLE,
	RSTA => ASYNC_RESET,
	RSTB => ASYNC_RESET,
	CLKA => CLK,
	CLKB => CLK,
	ADDRA => READ_POINTER,
	ADDRB => WRITE_POINTER,
	DOA => WORD_FROM_BUFFER
);


-- Instantiate the 1 bit to 8 bit conversion
WORD1_TO_WORD8_001:  WORD1_TO_WORD8 port map(
	ASYNC_RESET => ASYNC_RESET,
	CLK => CLK,
	COMPONENT_RESET => LAST_WORD_CAPTURED_PULSE,
	WORD_IN => WORD_FROM_BUFFER(0),
	WORD_IN_CLK => WORD_CLK,
	WORD_OUT => WORD_8_BIT_OUT,
	WORD_OUT_CLK => WORD_CLK_OUT
);

end behavioral;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人爽a毛片一区二区免费| 男男视频亚洲欧美| 中文字幕一区在线观看视频| 亚洲六月丁香色婷婷综合久久| 日韩1区2区日韩1区2区| 99久久99久久精品免费观看 | 奇米影视一区二区三区小说| 国产成人激情av| 欧美精品在线观看一区二区| 中文字幕在线一区二区三区| 麻豆91免费观看| 欧美中文字幕久久| 中文字幕一区二区日韩精品绯色| 另类专区欧美蜜桃臀第一页| 在线精品观看国产| 国产精品人成在线观看免费| 久久电影国产免费久久电影| 在线电影院国产精品| 亚洲综合精品自拍| 97久久精品人人爽人人爽蜜臀| 精品国一区二区三区| 天堂影院一区二区| 欧美综合天天夜夜久久| 亚洲欧美成人一区二区三区| eeuss国产一区二区三区| 久久精品水蜜桃av综合天堂| 韩国视频一区二区| 久久新电视剧免费观看| 韩国中文字幕2020精品| 日韩精品一区二区三区视频在线观看| 亚洲一区二区三区视频在线播放 | 成人免费视频在线观看| 成人一级片网址| 久久精品水蜜桃av综合天堂| 国产一区二区剧情av在线| 精品剧情在线观看| 国内精品伊人久久久久av一坑| 日韩精品一区二区三区swag| 久久se精品一区二区| 欧美一区二区三区视频在线| 美女性感视频久久| 精品99久久久久久| 国产乱码精品1区2区3区| 久久久久久久久久美女| 国产高清精品久久久久| 国产欧美1区2区3区| 成人动漫中文字幕| 亚洲人精品一区| 色婷婷av一区二区| 日韩电影在线观看电影| 久久综合色播五月| 成人午夜激情影院| 一区二区三区久久| 91精品国产美女浴室洗澡无遮挡| 久久电影网站中文字幕| 日本一区二区综合亚洲| 91久久一区二区| 日韩和欧美一区二区三区| 精品久久久久一区| 成人av动漫网站| 偷拍与自拍一区| 久久青草国产手机看片福利盒子| 成人性生交大片免费看在线播放| 亚洲免费视频中文字幕| 欧美一区二区视频在线观看2020| 极品少妇xxxx精品少妇| 国产精品久久久久久一区二区三区| 色哟哟一区二区三区| 麻豆一区二区99久久久久| 国产人久久人人人人爽| 欧美色国产精品| 国产一区二区导航在线播放| 亚洲精品va在线观看| 91精品国产一区二区三区蜜臀| 国产乱子轮精品视频| 亚洲主播在线播放| 久久久99精品免费观看不卡| 欧美性做爰猛烈叫床潮| 国内精品在线播放| 亚洲成av人片一区二区三区| 久久青草欧美一区二区三区| 欧美在线视频全部完| 国产激情精品久久久第一区二区| 亚洲国产裸拍裸体视频在线观看乱了| 欧美xfplay| 欧美日韩精品电影| 成人av电影在线| 黄页视频在线91| 婷婷国产v国产偷v亚洲高清| 欧美国产乱子伦| 91精品国产乱码久久蜜臀| 91一区一区三区| 国内精品久久久久影院一蜜桃| 亚洲国产日韩一级| 国产精品欧美综合在线| 精品久久久久一区二区国产| 欧美午夜精品一区二区蜜桃| 99久久精品国产一区| 久久99精品久久久久久国产越南| 亚洲福利一区二区三区| 成人免费在线播放视频| 国产偷国产偷精品高清尤物| 日韩一区二区三区三四区视频在线观看| www.欧美色图| 岛国av在线一区| 欧美aⅴ一区二区三区视频| 一二三区精品视频| 亚洲美女免费在线| 亚洲欧洲日产国码二区| 日本一区二区三区dvd视频在线| 精品人在线二区三区| 日韩一级片在线观看| 欧美一级夜夜爽| 日韩亚洲欧美一区| 911精品产国品一二三产区| 欧美日韩精品欧美日韩精品一综合| 色婷婷精品久久二区二区蜜臂av| 不卡电影一区二区三区| www.亚洲精品| 色94色欧美sute亚洲线路一ni | 欧美日韩五月天| 欧美最新大片在线看| 91丨九色丨蝌蚪丨老版| 91在线视频观看| 91久久精品国产91性色tv| 欧美午夜精品电影| 欧美日韩夫妻久久| 日韩免费电影网站| 欧美精品一区二区蜜臀亚洲| 国产清纯在线一区二区www| 国产精品福利一区二区| 综合久久综合久久| 亚洲福利一区二区三区| 日本中文字幕一区二区视频| 久久国产精品99精品国产 | 久久精品国产一区二区| 麻豆极品一区二区三区| 国产一区二区三区久久久| 成人禁用看黄a在线| 色婷婷亚洲综合| 日韩一区二区麻豆国产| 欧美激情中文字幕一区二区| 国产欧美一区二区精品忘忧草 | 国产日产欧美一区| 亚洲色图制服诱惑 | 亚洲精品久久7777| 午夜国产精品一区| 国模冰冰炮一区二区| av中文字幕一区| 日韩色在线观看| 亚洲国产成人午夜在线一区| 亚洲综合男人的天堂| 另类中文字幕网| 94-欧美-setu| 欧美成人福利视频| 亚洲女女做受ⅹxx高潮| 精品一区二区三区在线观看| 色综合久久99| 久久久久青草大香线综合精品| 亚洲一区二区三区四区五区黄| 精品写真视频在线观看| 在线视频亚洲一区| 欧美国产欧美综合| 免费在线一区观看| 91蜜桃在线观看| 精品国产乱码久久久久久免费| 亚洲精品高清视频在线观看| 国产精品主播直播| 欧美精品tushy高清| 亚洲天堂免费在线观看视频| 蜜桃视频一区二区| 在线免费亚洲电影| 中文字幕电影一区| 国内成人免费视频| 欧美一级理论性理论a| 亚洲男人天堂av网| 粉嫩aⅴ一区二区三区四区 | 在线不卡中文字幕播放| 国产精品久久三区| 黄色精品一二区| 欧美一区二区在线观看| 艳妇臀荡乳欲伦亚洲一区| 成人aa视频在线观看| 精品美女在线观看| 免费看精品久久片| 欧美日本一区二区三区| 亚洲精品日韩综合观看成人91| 粉嫩av一区二区三区粉嫩| 欧美xxxx老人做受| 麻豆91小视频| 91精品国产全国免费观看| 亚洲一区自拍偷拍| 欧美性生活一区| 亚洲最大成人综合| 在线免费观看不卡av| 亚洲综合精品久久| 欧美视频一区在线| 亚洲地区一二三色| 欧美日韩国产天堂| 三级亚洲高清视频|