亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? capture_1_bit_words.vhd

?? pcmcia代碼驅動等有用資料
?? VHD
字號:
-------------------------------------------------------------
--	Filename:  CAPTURE_1_BIT_WORDS.VHD
-- Author: Alain Zarembowitch / MSS
--	Version: 2
--	Date last modified: 10-02-03
-- Inheritance: 	none
--
--
-- 
---------------------------------------------------------------

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity CAPTURE_1_BIT_WORDS is port ( 
	--GLOBAL CLOCKS
   CLK : in std_logic;				-- Master clock for this FPGA
	ASYNC_RESET: in std_logic;		-- Asynchronous reset active high


	-- Inputs
	DECIMATE_VALUE: in std_logic_vector(4 downto 0);
		-- Decimate value. Can be taken straight from the registers.
		-- The decimation will 2^DECIMATE_VALUE.
	TRIGGER_POSITION: in std_logic_vector(1 downto 0);
		-- 00		0 %
		-- 01		10 %
		-- 10		50 %
		-- 11		90 %
	WORD_1_BIT_IN: in std_logic;
		-- Input signal to be captured
	WORD_CLK_IN: in std_logic;
		-- WORD_1_BIT_IN will be read whenever WORD_CLK_IN = '1'.
	NEXT_WORD_PLEASE: in std_logic;
		-- Increments the READ_POINTER so that the next 8-bit 
		-- word is ready to be read.
	TRIGGER: in std_logic;
		-- Is one when a trigger was forced or if the trigger 
		-- conditions were met. One CLK cycle wide pulse.
	TRIGGER_REARM: in std_logic;
		-- One CLK cycle wide pulse used to rearm the trigger.
	START_CAPTURING: in std_logic;
		-- One CLK cycle wide pulse that makes sure data is
		-- being captured when nothing is going on. Necessary
		-- before a capture with a non-zero trigger offset.


	-- Outputs
	WORD_8_BIT_OUT: out std_logic_vector(7 downto 0);
		-- The signal that was stored in the RAM.
	WORD_CLK_OUT: out std_logic;
		-- WORD_8_BIT_OUT is valid when WORD_CLK_OUT = '1'.
	STATE: out std_logic_vector(1 downto 0)
		-- 01		CAPTURING
		-- 10		CAPTURING_WAITING_FOR_TRIGGER
		-- 11		CAPTURING_TRIGGER_DETECTED
		-- 00		CAPTURE_CEASED
);
end entity;

architecture behavioral of CAPTURE_1_BIT_WORDS is
--------------------------------------------------------
--      COMPONENTS
--------------------------------------------------------

component RAMB4_S1_S1 port (
	DIA: in std_logic_vector (0 downto 0);
	DIB: in std_logic_vector (0 downto 0);
	ENA: in std_logic;
	ENB: in std_logic;
	WEA: in std_logic;
	WEB: in std_logic;
	RSTA: in std_logic;
	RSTB: in std_logic;
	CLKA: in std_logic;
	CLKB: in std_logic;
	ADDRA: in std_logic_vector (11 downto 0);
	ADDRB: in std_logic_vector (11 downto 0);
	DOA: out std_logic_vector (0 downto 0);
	DOB: out std_logic_vector (0 downto 0)); 
end component;


component DECIMATE port (
	--GLOBAL CLOCKS
   CLK : in std_logic;				-- Master clock for this FPGA
	ASYNC_RESET: in std_logic;		-- Asynchronous reset active high

	-- Inputs
	DECIMATE_VALUE: in std_logic_vector(4 downto 0);
	SAMPLE_CLK_IN: in std_logic;

	-- Output
	DECIMATED_SAMPLE_CLK_OUT: out std_logic
);
end component;


component WORD1_TO_WORD8 port (
	ASYNC_RESET: in std_logic;
		-- Asynchronous reset, active high
	CLK: in std_logic;
		-- Reference clock


	--// INPUTS 
	COMPONENT_RESET: in std_logic;
	WORD_IN: in std_logic;
		-- Word to be converted into a 64 bit word. Will be read when
		-- Valid when WORD_IN_CLK = '1'.
	WORD_IN_CLK: in std_logic;
		-- The data on the WORD_IN lines will be read when WORD_IN_CLK = '1'.


	--// OUTPUTS
	WORD_OUT: out std_logic_vector(7 downto 0);
		-- Word converted into byte. Valid when WORD_OUT_CLK = '1'.
	WORD_OUT_CLK: out std_logic
		-- One clock pulse wide pulse indicating that the byte on the WORD_OUT 
		-- lines is valid now.
	);
end component;

--------------------------------------------------------
--     SIGNALS
--------------------------------------------------------

--// Constants
signal ZERO: std_logic;
signal ONE: std_logic;
signal ZERO1: std_logic_vector(0 downto 0);


signal STATE_LOCAL: std_logic_vector(1 downto 0);
signal WRITE_POINTER: std_logic_vector(11 downto 0);
signal WRITE_POINTER_ADD_VALUE: std_logic_vector(11 downto 0);
signal WRITE_POINTER_PLUS_ADD_VALUE: std_logic_vector(11 downto 0);
signal WRITE_POINTER_PLUS_ONE: std_logic_vector(11 downto 0);
signal WRITE_POINTER_END: std_logic_vector(11 downto 0);
signal WRITE_ENABLE: std_logic;
signal READ_POINTER: std_logic_vector(11 downto 0);
signal DECIMATED_WORD_CLK: std_logic;
signal LAST_WORD_CAPTURED_PULSE: std_logic;
signal LAST_WORD_CAPTURED_PULSE_D: std_logic;
signal WORD_CLK: std_logic;
signal WORD_FROM_BUFFER: std_logic_vector(0 downto 0);
signal COUNTER_3_BIT: std_logic_vector(2 downto 0);
signal DIA: std_logic_vector(0 downto 0);

--------------------------------------------------------
--      IMPLEMENTATION
--------------------------------------------------------

begin


--// COMSCOPE SOURCE CODE -----------
ZERO <= '0';
ONE <= '1';
ZERO1 <= (others => '0');


STATE <= STATE_LOCAL;


STATE_MACHINE_001: process(ASYNC_RESET, CLK, TRIGGER_POSITION)
begin
	if(ASYNC_RESET = '1') then
		STATE_LOCAL <= "01";
		WRITE_POINTER_END <= (others => '0');
	elsif rising_edge(CLK) then
		if (START_CAPTURING = '1') then
			STATE_LOCAL <= "01";
		elsif (TRIGGER_REARM = '1') then
			STATE_LOCAL <= "10";
		elsif (STATE_LOCAL = "10") and (TRIGGER = '1') then 
			-- trigger received, waiting for data and data capture completion
			-- trigger is only active if trace is re-armed
			STATE_LOCAL <= "11";
			-- remember the address at which we should stop capturing
			WRITE_POINTER_END <= WRITE_POINTER_PLUS_ADD_VALUE;
		elsif (STATE_LOCAL = "11") and (LAST_WORD_CAPTURED_PULSE = '1') then 
			STATE_LOCAL <= "00";
		end if;
	end if;
end process;


WRITE_POINTER_PLUS_ADD_VALUE <= WRITE_POINTER + WRITE_POINTER_ADD_VALUE;

-- compute end of buffer pointer location
-- Depending on whether the trigger is selected to be 
-- at 0%, 10%, 50% or 90% of the capture window
WRITE_POINTER_ADD_VALUE <= 
	"111001100110" when TRIGGER_POSITION = "01" else	-- trigger at 10% (3686)
	"100000000000" when TRIGGER_POSITION = "10" else 	-- trigger at 50% (2048)
	"000110011010" when TRIGGER_POSITION = "11" else 	-- trigger at 90% (410)
	"000000000000";						


WRITE_POINTER_PLUS_ONE <= WRITE_POINTER + 1;

LAST_WORD_CAPTURED_PULSE <= DECIMATED_WORD_CLK when (STATE_LOCAL = "11" and
									 WRITE_POINTER_PLUS_ONE = WRITE_POINTER_END) else '0';


WRITE_ENABLE <= DECIMATED_WORD_CLK when (STATE_LOCAL /= "00") else '0'; 


MANAGE_WP: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		WRITE_POINTER <= (others => '0');
	elsif rising_edge(CLK) then
		if (WRITE_ENABLE = '1') then
			WRITE_POINTER <= WRITE_POINTER_PLUS_ONE;
		end if;
	end if;
end process;


DELAY: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		LAST_WORD_CAPTURED_PULSE_D <= '0';
	elsif rising_edge(CLK) then
		LAST_WORD_CAPTURED_PULSE_D <= LAST_WORD_CAPTURED_PULSE;
	end if;
end process;


MANAGE_RP_AND_WORD_CLK: process(ASYNC_RESET, CLK)
begin
	if(ASYNC_RESET = '1') then
		WORD_CLK <= '0';
		READ_POINTER <= (others => '0');
		COUNTER_3_BIT <= (others => '0');
	elsif rising_edge(CLK) then
		if (LAST_WORD_CAPTURED_PULSE = '1') then
			READ_POINTER <= WRITE_POINTER_END;
		elsif (NEXT_WORD_PLEASE = '1') or (LAST_WORD_CAPTURED_PULSE_D = '1') or
				(COUNTER_3_BIT /= "000") then
			COUNTER_3_BIT <= COUNTER_3_BIT + 1;
			READ_POINTER <= READ_POINTER + 1;
			WORD_CLK <= '1';
		else 
			WORD_CLK <= '0';
		end if;
	end if;
end process;

--------------------------------------------------------------------------
-- COMPONENT INSTANTIATIONS
--------------------------------------------------------------------------

-- Instantiate the decimation
DECIMATE_001: DECIMATE port map(
	CLK => CLK,
	ASYNC_RESET => ASYNC_RESET,
	DECIMATE_VALUE => DECIMATE_VALUE,
	SAMPLE_CLK_IN => WORD_CLK_IN,
	DECIMATED_SAMPLE_CLK_OUT => DECIMATED_WORD_CLK
);

DIA <= "0" when WORD_1_BIT_IN = '0' else "1";

-- Instantiate the block RAM
RAMB_001:  RAMB4_S1_S1 port map(
	DIA => DIA,
	DIB => ZERO1,
	ENA => ONE,
	ENB => ONE,
	WEA => WRITE_ENABLE,
	WEB => ZERO,
	RSTA => ASYNC_RESET,
	RSTB => ASYNC_RESET,
	CLKA => CLK,
	CLKB => CLK,
	ADDRA => WRITE_POINTER,
	ADDRB => READ_POINTER,
	DOB => WORD_FROM_BUFFER
);


-- Instantiate the 1 bit to 8 bit conversion
WORD1_TO_WORD8_001:  WORD1_TO_WORD8 port map(
	ASYNC_RESET => ASYNC_RESET,
	CLK => CLK,
	COMPONENT_RESET => LAST_WORD_CAPTURED_PULSE,
	WORD_IN => WORD_FROM_BUFFER(0),
	WORD_IN_CLK => WORD_CLK,
	WORD_OUT => WORD_8_BIT_OUT,
	WORD_OUT_CLK => WORD_CLK_OUT
);

end behavioral;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久亚洲一区二区三区明星换脸| 亚洲国产精品嫩草影院| 国产精品午夜免费| 亚洲一区二区三区视频在线| 久88久久88久久久| 在线观看91视频| 国产精品午夜在线| 国产精品一区在线观看你懂的| 欧美日韩视频第一区| 国产精品短视频| 国产在线国偷精品免费看| 欧美四级电影在线观看| 国产精品欧美久久久久一区二区| 免费在线看成人av| 欧美日韩一区二区电影| 亚洲美女偷拍久久| 成人午夜电影小说| 国产偷国产偷亚洲高清人白洁| 日产欧产美韩系列久久99| 在线看一区二区| 亚洲欧美经典视频| gogogo免费视频观看亚洲一| 久久久精品tv| 国产成人免费视| 久久久久久久网| 国产精品一色哟哟哟| 精品久久久久一区二区国产| 蜜臀av性久久久久av蜜臀妖精| 欧美日韩专区在线| 亚洲成人av电影| 欧美日韩国产在线播放网站| 亚洲高清在线精品| 欧美日韩高清不卡| 日本aⅴ免费视频一区二区三区 | 亚洲一区视频在线观看视频| 99久久国产综合精品麻豆| 一区在线中文字幕| av亚洲产国偷v产偷v自拍| 国产精品福利在线播放| 色视频欧美一区二区三区| 亚洲尤物在线视频观看| 欧美日韩精品一区二区在线播放| 日韩精品乱码免费| 91精品国产综合久久小美女| 麻豆久久久久久久| 久久久电影一区二区三区| 成人永久看片免费视频天堂| 国产精品看片你懂得| 一本色道久久综合亚洲91| 亚洲一区二区欧美| 88在线观看91蜜桃国自产| 麻豆久久久久久久| 国产精品久久综合| 欧美日韩久久不卡| 国产精品一区二区不卡| 亚洲欧洲成人av每日更新| 在线观看免费一区| 国产一区在线观看麻豆| 亚洲人成网站在线| 欧美一区日本一区韩国一区| 国产精品538一区二区在线| 亚洲视频一二区| 欧美老肥妇做.爰bbww| 国内精品久久久久影院色| ㊣最新国产の精品bt伙计久久| 欧美性色黄大片| 激情另类小说区图片区视频区| 国产精品国产三级国产普通话蜜臀| 国产精品丝袜一区| 国产精品国产三级国产普通话蜜臀 | 91天堂素人约啪| 亚洲一级二级在线| 精品国产露脸精彩对白 | 激情另类小说区图片区视频区| 亚洲国产精品激情在线观看| 欧美成人艳星乳罩| 99久久免费精品| 久久99久久精品欧美| 亚洲精品日韩专区silk| 日韩欧美国产高清| 一本在线高清不卡dvd| 国产乱对白刺激视频不卡| 亚洲国产美国国产综合一区二区| 久久亚洲二区三区| 欧美久久久久中文字幕| 91欧美一区二区| 国产精品一区二区视频| 日韩高清一级片| 亚洲尤物视频在线| 国产精品毛片a∨一区二区三区 | 日本午夜一本久久久综合| 自拍偷自拍亚洲精品播放| 久久五月婷婷丁香社区| 这里只有精品免费| 在线观看日产精品| av高清不卡在线| 国产精品中文字幕一区二区三区| 免费日韩伦理电影| 天堂蜜桃一区二区三区| 亚洲蜜桃精久久久久久久| 国产精品系列在线| 国产精品―色哟哟| 欧美韩国日本综合| www国产亚洲精品久久麻豆| 51精品国自产在线| 欧美色视频一区| 95精品视频在线| av在线不卡电影| 成人在线综合网| 成人免费看的视频| 高清shemale亚洲人妖| 国产永久精品大片wwwapp | 国产蜜臀av在线一区二区三区| 欧美一二三区精品| 欧美一区三区二区| 精品免费视频.| 欧美一区二区三区免费| 日韩亚洲欧美成人一区| 91精品国产福利| 这里只有精品99re| 欧美电影免费提供在线观看| 精品美女一区二区| 久久久久国产精品人| 国产欧美日本一区视频| 国产精品国产三级国产普通话蜜臀| 国产精品久久久久天堂| 国产精品乱码一区二三区小蝌蚪| 国产精品免费久久| 亚洲激情中文1区| 亚洲午夜视频在线观看| 日韩精品一级二级 | 日本女优在线视频一区二区| 蜜桃久久av一区| 国产91综合网| 一本到不卡精品视频在线观看| 日本道精品一区二区三区| 欧美三级日韩三级| 欧美精品一区二区三区在线| 欧美激情自拍偷拍| 亚洲激情校园春色| 免费观看日韩av| 不卡的电视剧免费网站有什么| 91福利国产精品| 日韩欧美国产午夜精品| 国产亲近乱来精品视频| 一区二区三区蜜桃网| 蜜臀精品久久久久久蜜臀| 丁香网亚洲国际| 欧美精品免费视频| 国产欧美一区二区精品性色| 一区二区三区中文字幕在线观看| 免费美女久久99| 91美女在线观看| 日韩免费一区二区| 亚洲激情男女视频| 激情综合亚洲精品| 欧洲日韩一区二区三区| xnxx国产精品| 日韩在线卡一卡二| 91色porny| 精品久久久影院| 亚洲国产日韩av| 成人不卡免费av| 欧美va亚洲va| 亚州成人在线电影| 91最新地址在线播放| 精品国产乱码久久久久久牛牛| 亚洲老司机在线| 国产成人精品综合在线观看 | 日本午夜一本久久久综合| 99精品视频在线观看免费| 日韩欧美国产1| 亚洲午夜视频在线观看| 99久久国产免费看| 国产色综合一区| 精品伊人久久久久7777人| 欧美日韩中文字幕一区二区| 中文字幕亚洲电影| 国产xxx精品视频大全| 欧美成人一区二区三区在线观看| 亚洲电影第三页| 在线免费观看视频一区| 亚洲三级理论片| 99久久久精品免费观看国产蜜| 久久久久国产一区二区三区四区| 奇米一区二区三区| 欧美日韩高清一区二区| 一区二区三区在线播放| 91亚洲精品一区二区乱码| 国产精品麻豆一区二区| 成人久久久精品乱码一区二区三区| 日韩免费成人网| 麻豆国产精品视频| 日韩精品一区二| 韩日av一区二区| 欧美精品一区二区三区视频| 麻豆中文一区二区| 2021国产精品久久精品| 国产精品白丝jk白祙喷水网站| 欧美成人精品二区三区99精品|