亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f10x_tim.c

?? STM32F10x USB Library V1.0
?? C
?? 第 1 頁 / 共 5 頁
字號:
/******************** (C) COPYRIGHT 2007 STMicroelectronics ********************
* File Name          : stm32f10x_tim.c
* Author             : MCD Application Team
* Version            : V1.0
* Date               : 10/08/2007
* Description        : This file provides all the TIM firmware functions.
********************************************************************************
* THE PRESENT SOFTWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_tim.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* ---------------------- TIM registers bit mask ------------------------ */
#define CR1_CEN_Set                 ((u16)0x0001)
#define CR1_CEN_Reset               ((u16)0x03FE)
#define CR1_UDIS_Set                ((u16)0x0002)
#define CR1_UDIS_Reset              ((u16)0x03FD)
#define CR1_URS_Set                 ((u16)0x0004)
#define CR1_URS_Reset               ((u16)0x03FB)
#define CR1_OPM_Mask                ((u16)0x03F7)
#define CR1_CounterMode_Mask        ((u16)0x038F)
#define CR1_ARPE_Set                ((u16)0x0080)
#define CR1_ARPE_Reset              ((u16)0x037F)
#define CR1_CKD_Mask                ((u16)0x00FF)

#define CR2_CCDS_Set                ((u16)0x0008)
#define CR2_CCDS_Reset              ((u16)0x00F0)
#define CR2_MMS_Mask                ((u16)0x0080)
#define CR2_TI1S_Set                ((u16)0x0080)
#define CR2_TI1S_Reset              ((u16)0xFF70)

#define SMCR_SMS_Mask               ((u16)0xFFF0)
#define SMCR_ETR_Mask               ((u16)0x00F7)
#define SMCR_TS_Mask                ((u16)0xFF87)
#define SMCR_MSM_Mask               ((u16)0xFF77)
#define SMCR_ECE_Set                ((u16)0x4000)

#define CCMR_CC13S_Mask             ((u16)0xFFFC)
#define CCMR_CC24S_Mask             ((u16)0xFCFF)
#define CCMR_TI13Direct_Set         ((u16)0x0001)
#define CCMR_TI24Direct_Set         ((u16)0x0100)
#define CCMR_OC13FE_Mask            ((u16)0xFFFB)
#define CCMR_OC24FE_Mask            ((u16)0xFBFF)
#define CCMR_OC13PE_Mask            ((u16)0xFFF7)
#define CCMR_OC24PE_Mask            ((u16)0xF7FF)
#define CCMR_OCM13_Mask             ((u16)0xFF8F)
#define CCMR_OCM24_Mask             ((u16)0x8FFF)

#define CCMR_OC13CE_Mask            ((u16)0xFF7F)
#define CCMR_OC24CE_Mask            ((u16)0x7FFF)

#define CCMR_IC13PSC_Mask           ((u16)0xFFF3)
#define CCMR_IC24PSC_Mask           ((u16)0xF3FF)
#define CCMR_IC13F_Mask             ((u16)0xFF0F)
#define CCMR_IC24F_Mask             ((u16)0x0FFF)

#define CCER_CC1P_Mask              ((u16)0x3331)
#define CCER_CC2P_Mask              ((u16)0x3313)
#define CCER_CC3P_Mask              ((u16)0x3133)
#define CCER_CC4P_Mask              ((u16)0x1333)

#define CCER_CC1E_Set               ((u16)0x0001)
#define CCER_CC1E_Reset             ((u16)0x3332)
#define CCER_CC1E_Mask              ((u16)0x3332)

#define CCER_CC2E_Set               ((u16)0x0010)
#define CCER_CC2E_Reset             ((u16)0x3323)
#define CCER_CC2E_Mask              ((u16)0x3323)

#define CCER_CC3E_Set               ((u16)0x0100)
#define CCER_CC3E_Reset             ((u16)0x3233)
#define CCER_CC3E_Mask              ((u16)0x3233)

#define CCER_CC4E_Set               ((u16)0x1000)
#define CCER_CC4E_Reset             ((u16)0x2333)
#define CCER_CC4E_Mask              ((u16)0x2333)

#define DCR_DMA_Mask                ((u16)0x0000)

/* TIM private Masks */
#define TIM_Period_Reset_Mask       ((u16)0x0000)
#define TIM_Prescaler_Reset_Mask    ((u16)0x0000)
#define TIM_Pulse_Reset_Mask        ((u16)0x0000)
#define TIM_ICFilter_Mask           ((u8)0x00)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
static uc16 Tab_OCModeMask[4] = {0xFF00, 0x00FF, 0xFF00, 0x00FF};
static uc16 Tab_PolarityMask[4] = {CCER_CC1P_Mask, CCER_CC2P_Mask, CCER_CC3P_Mask, CCER_CC4P_Mask};

/* Private function prototypes -----------------------------------------------*/
static void PWMI_Config(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
static void TI1_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI2_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI3_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
static void TI4_Config(TIM_TypeDef* TIMx, u16 TIM_ICPolarity, u16 TIM_ICSelection,
                       u8 TIM_ICFilter);
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : TIM_DeInit
* Description    : Deinitializes the TIMx peripheral registers to their default
*                  reset values.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_DeInit(TIM_TypeDef* TIMx)
{  
  switch (*(u32*)&TIMx)
  {
    case TIM2_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM2, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM2, DISABLE);
      break;
 
    case TIM3_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM3, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM3, DISABLE);
      break;
 
    case TIM4_BASE:
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM4, ENABLE);
      RCC_APB1PeriphResetCmd(RCC_APB1Periph_TIM4, DISABLE);
      break;
 
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : TIM_TimeBaseInit
* Description    : Initializes the TIMx Time Base Unit peripheral according to 
*                  the specified parameters in the TIM_TimeBaseInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_TimeBaseInitStruct: pointer to a TIM_TimeBaseInitTypeDef
*                   structure that contains the configuration information for
*                   the specified TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_TimeBaseInit(TIM_TypeDef* TIMx, TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct)
{
  /* Check the parameters */
  assert_param(IS_TIM_COUNTER_MODE(TIM_TimeBaseInitStruct->TIM_CounterMode));
  assert_param(IS_TIM_CKD_DIV(TIM_TimeBaseInitStruct->TIM_ClockDivision));
  
  /* Set the Autoreload value */
  TIMx->ARR = TIM_TimeBaseInitStruct->TIM_Period ;

  /* Set the Prescaler value */
  TIMx->PSC = TIM_TimeBaseInitStruct->TIM_Prescaler;

  /* Select the Counter Mode and set the clock division */
  TIMx->CR1 &= CR1_CKD_Mask & CR1_CounterMode_Mask;
  TIMx->CR1 |= (u32)TIM_TimeBaseInitStruct->TIM_ClockDivision |
               TIM_TimeBaseInitStruct->TIM_CounterMode;
}
/*******************************************************************************
* Function Name  : TIM_OCInit
* Description    : Initializes the TIMx peripheral according to the specified
*                  parameters in the TIM_OCInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_OCInitStruct: pointer to a TIM_OCInitTypeDef structure
*                    that contains the configuration information for the specified
*                    TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_OCInit(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct)
{
  u32 tmpccmrx = 0, tmpccer = 0;
  
  /* Check the parameters */
  assert_param(IS_TIM_OC_MODE(TIM_OCInitStruct->TIM_OCMode));
  assert_param(IS_TIM_CHANNEL(TIM_OCInitStruct->TIM_Channel));
  assert_param(IS_TIM_OC_POLARITY(TIM_OCInitStruct->TIM_OCPolarity));

  tmpccer = TIMx->CCER;

  if ((TIM_OCInitStruct->TIM_Channel == (u16)TIM_Channel_1) ||
      (TIM_OCInitStruct->TIM_Channel == (u16)TIM_Channel_2))
  {
    tmpccmrx = TIMx->CCMR1;
    
    /* Reset the Output Compare Bits */
    tmpccmrx &= Tab_OCModeMask[TIM_OCInitStruct->TIM_Channel];

    /* Set the Output Polarity level */
    tmpccer &= Tab_PolarityMask[TIM_OCInitStruct->TIM_Channel];

    if (TIM_OCInitStruct->TIM_Channel == TIM_Channel_1)
    {
      /* Disable the Channel 1: Reset the CCE Bit */
      TIMx->CCER &= CCER_CC1E_Reset;

      /* Select the Output Compare Mode */
      tmpccmrx |= TIM_OCInitStruct->TIM_OCMode;

      /* Set the Capture Compare Register value */
      TIMx->CCR1 = TIM_OCInitStruct->TIM_Pulse;

      /* Set the Capture Compare Enable Bit */
      tmpccer |= CCER_CC1E_Set;

      /* Set the Capture Compare Polarity */
      tmpccer |= TIM_OCInitStruct->TIM_OCPolarity;
    }
    else /* TIM_Channel_2 */
    {
      /* Disable the Channel 2: Reset the CCE Bit */
      TIMx->CCER &= CCER_CC2E_Reset;

      /* Select the Output Compare Mode */
      tmpccmrx |= (u32)TIM_OCInitStruct->TIM_OCMode << 8;

      /* Set the Capture Compare Register value */
      TIMx->CCR2 = TIM_OCInitStruct->TIM_Pulse;

      /* Set the Capture Compare Enable Bit */
      tmpccer |= CCER_CC2E_Set;

      /* Set the Capture Compare Polarity */
      tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 4;
    }

    TIMx->CCMR1 = (u16)tmpccmrx;
  }
  else 
  {
    if ((TIM_OCInitStruct->TIM_Channel == TIM_Channel_3) ||
        (TIM_OCInitStruct->TIM_Channel == TIM_Channel_4))
    { 
      tmpccmrx = TIMx->CCMR2;

      /* Reset the Output Compare Bits */
      tmpccmrx &= Tab_OCModeMask[TIM_OCInitStruct->TIM_Channel];

      /* Set the Output Polarity level */
      tmpccer &= Tab_PolarityMask[TIM_OCInitStruct->TIM_Channel];

      if (TIM_OCInitStruct->TIM_Channel == TIM_Channel_3)
      {
        /* Disable the Channel 3: Reset the CCE Bit */
        TIMx->CCER &= CCER_CC3E_Reset;

        /* Select the Output Compare Mode */
        tmpccmrx |= TIM_OCInitStruct->TIM_OCMode;

        /* Set the Capture Compare Register value */
        TIMx->CCR3 = TIM_OCInitStruct->TIM_Pulse;

        /* Set the Capture Compare Enable Bit */
        tmpccer |= CCER_CC3E_Set;

        /* Set the Capture Compare Polarity */
        tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 8;
      }
      else  /* TIM_Channel_4 */
      {
        /* Disable the Channel 4: Reset the CCE Bit */
        TIMx->CCER &= CCER_CC4E_Reset;

       /* Select the Output Compare Mode */
        tmpccmrx |= (u32)TIM_OCInitStruct->TIM_OCMode << 8;

        /* Set the Capture Compare Register value */
        TIMx->CCR4 = TIM_OCInitStruct->TIM_Pulse;

        /* Set the Capture Compare Enable Bit */
        tmpccer |= CCER_CC4E_Set;

        /* Set the Capture Compare Polarity */
        tmpccer |= (u32)TIM_OCInitStruct->TIM_OCPolarity << 12;
      }

      TIMx->CCMR2 = (u16)tmpccmrx;
    }
  }
  
  TIMx->CCER = (u16)tmpccer;
}

/*******************************************************************************
* Function Name  : TIM_ICInit
* Description    : Initializes the TIMx peripheral according to the specified
*                  parameters in the TIM_ICInitStruct.
* Input          : - TIMx: where x can be 2, 3 or 4 to select the TIM peripheral.
*                  - TIM_ICInitStruct: pointer to a TIM_ICInitTypeDef structure
*                    that contains the configuration information for the specified
*                    TIM peripheral.
* Output         : None
* Return         : None
*******************************************************************************/
void TIM_ICInit(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct)
{
  /* Check the parameters */
  assert_param(IS_TIM_IC_MODE(TIM_ICInitStruct->TIM_ICMode));
  assert_param(IS_TIM_CHANNEL(TIM_ICInitStruct->TIM_Channel));
  assert_param(IS_TIM_IC_POLARITY(TIM_ICInitStruct->TIM_ICPolarity));
  assert_param(IS_TIM_IC_SELECTION(TIM_ICInitStruct->TIM_ICSelection));
  assert_param(IS_TIM_IC_PRESCALER(TIM_ICInitStruct->TIM_ICPrescaler));
  assert_param(IS_TIM_IC_FILTER(TIM_ICInitStruct->TIM_ICFilter));
  
  if (TIM_ICInitStruct->TIM_ICMode == TIM_ICMode_ICAP)
  {
    if (TIM_ICInitStruct->TIM_Channel == TIM_Channel_1)
    {
      /* TI1 Configuration */
      TI1_Config(TIMx, TIM_ICInitStruct->TIM_ICPolarity,
                 TIM_ICInitStruct->TIM_ICSelection,
                 TIM_ICInitStruct->TIM_ICFilter);

      /* Set the Input Capture Prescaler value */
      TIM_SetIC1Prescaler(TIMx, TIM_ICInitStruct->TIM_ICPrescaler);
    }

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美私人免费视频| 亚洲最新视频在线观看| 日韩精品成人一区二区在线| 欧美高清视频www夜色资源网| 日本一区二区三区在线不卡| 日韩黄色一级片| 欧美日韩一区成人| 一区二区在线看| 欧美日韩亚洲另类| 亚洲sss视频在线视频| 成人一区二区三区视频 | 成人一级片网址| 久久精品一区二区三区不卡牛牛| 成人伦理片在线| 亚洲天天做日日做天天谢日日欢| 在线观看日韩电影| 欧美日韩你懂得| 99久久er热在这里只有精品15| 激情综合一区二区三区| 国产福利一区二区三区视频在线| 天天综合网 天天综合色| 青娱乐精品视频在线| 国产一区美女在线| 国产精品一线二线三线| 亚洲日本一区二区| 亚洲人成在线观看一区二区| 欧美亚洲国产一区二区三区va| 五月激情丁香一区二区三区| 这里只有精品电影| 高清shemale亚洲人妖| 1024国产精品| 精品一区二区三区久久久| 中文幕一区二区三区久久蜜桃| 99久久婷婷国产综合精品| 婷婷中文字幕综合| 日日摸夜夜添夜夜添精品视频| 在线观看亚洲成人| 亚洲国产精品麻豆| 欧美另类z0zxhd电影| 粉嫩av一区二区三区| 一区二区三区产品免费精品久久75| 91精品欧美综合在线观看最新 | 欧美激情一区二区在线| 91久久久免费一区二区| 日本va欧美va瓶| 精品国产亚洲在线| 在线视频国内一区二区| 日本免费在线视频不卡一不卡二 | 欧美一区二区三区精品| 福利视频网站一区二区三区| 美女网站一区二区| 亚洲人精品一区| 91精品一区二区三区在线观看| 图片区日韩欧美亚洲| 国产精品美女久久久久久2018| 色天使色偷偷av一区二区| 琪琪久久久久日韩精品| 亚洲一区二区综合| 2019国产精品| 日韩精品一区二区三区三区免费 | 亚洲精品菠萝久久久久久久| 国产蜜臀97一区二区三区| 欧美日韩成人高清| 国产精品一级片| 久久99精品久久久久久国产越南 | 青青草一区二区三区| 国产精品你懂的在线| 日韩西西人体444www| 欧美亚洲一区二区三区四区| 粉嫩13p一区二区三区| 日本不卡视频在线观看| 午夜视黄欧洲亚洲| 国产精品日韩精品欧美在线| 欧美激情一区二区在线| 欧美成人精品二区三区99精品| 91精品国产品国语在线不卡| 色综合天天综合| 免费黄网站欧美| 日本不卡在线视频| 亚洲一二三级电影| 午夜久久久久久电影| 一区二区三区在线免费播放| 亚洲蜜臀av乱码久久精品蜜桃| 日本一区二区电影| 国产清纯白嫩初高生在线观看91| 国产亚洲精品aa午夜观看| 欧美成人a在线| 久久久久久99久久久精品网站| 日韩精品在线看片z| 在线观看视频91| 欧美日韩三级一区| 91免费在线看| 欧美亚洲国产一区在线观看网站| 日韩欧美色电影| 日韩欧美第一区| 国产一区二区久久| 久久99国产乱子伦精品免费| 人禽交欧美网站| 精品粉嫩aⅴ一区二区三区四区| 欧美成人激情免费网| 欧美videossexotv100| 欧美国产日韩一二三区| 欧美韩日一区二区三区| 夜夜嗨av一区二区三区网页| 亚洲综合成人在线视频| 秋霞影院一区二区| 另类综合日韩欧美亚洲| 国产一区二区三区精品视频| 91影院在线免费观看| 日本高清不卡aⅴ免费网站| 欧美剧在线免费观看网站| 在线观看成人小视频| 欧美日本国产一区| 国产欧美日韩另类视频免费观看| 国产精品毛片大码女人| 亚洲第一在线综合网站| 欧美肥大bbwbbw高潮| 成人91在线观看| 欧美三级中文字| 日韩一级免费观看| 日韩毛片视频在线看| 亚洲国产裸拍裸体视频在线观看乱了 | 欧洲人成人精品| 7878成人国产在线观看| 久久九九全国免费| 天天综合网天天综合色| 国产一区 二区 三区一级| 在线欧美日韩国产| 欧美本精品男人aⅴ天堂| 日韩欧美国产综合| 亚洲一区在线免费观看| 午夜精品久久久久久久99水蜜桃| 老司机午夜精品| 粉嫩一区二区三区性色av| 日韩一区二区三区电影在线观看 | 中文字幕不卡一区| 亚洲图片一区二区| 日本不卡视频在线观看| 成人午夜免费电影| 在线观看成人免费视频| 国产精品欧美综合在线| 亚洲成人激情自拍| 91天堂素人约啪| 欧美一区在线视频| 亚洲愉拍自拍另类高清精品| 国产美女一区二区| 欧美精品少妇一区二区三区| 国产精品高潮呻吟| 麻豆视频一区二区| 欧美日韩国产一级片| 国产精品理伦片| 国产91精品免费| 欧美一级久久久| 五月综合激情网| 91蜜桃在线观看| 国产精品电影一区二区三区| 国产一区二区三区四区五区入口| 91视频免费播放| 亚洲色欲色欲www在线观看| 国产在线看一区| 欧美精品一区二区不卡| 99免费精品视频| 久久精品999| 国产精品一二三四区| 欧美夫妻性生活| 日韩美女精品在线| 91在线视频官网| 欧美激情一区二区三区全黄| 国产成人超碰人人澡人人澡| 日韩欧美一二区| 麻豆免费看一区二区三区| 欧美在线免费观看亚洲| 国产欧美日韩视频在线观看| 成人黄色在线看| 久久综合五月天婷婷伊人| 国产呦精品一区二区三区网站| 51午夜精品国产| 日本aⅴ精品一区二区三区| 欧美性色综合网| 国产精品福利一区| 不卡高清视频专区| 国产精品麻豆欧美日韩ww| 波多野结衣中文一区| 国产精品久久久久久久久晋中| 99视频一区二区三区| 91亚洲国产成人精品一区二区三| 欧美α欧美αv大片| 免费观看91视频大全| 欧美剧情片在线观看| 看电视剧不卡顿的网站| 精品国产伦一区二区三区观看方式| 国内精品国产成人国产三级粉色| 久久综合视频网| jlzzjlzz亚洲日本少妇| 中文字幕一区二区三区不卡在线| 色菇凉天天综合网| 亚洲香肠在线观看| 精品奇米国产一区二区三区| 国产精品123区| 精品久久久久av影院|