亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? at91sam7x256_spi.h

?? at91sam7x256的GPIO已經(jīng)編譯好
?? H
字號:
/* linux/include/asm-arm/arch-at91sam7x256/at91sam7x256_spi.h
 * 
 * Hardware definition for the spi peripheral in the ATMEL at91sam7x256 processor
 * 
 * Generated  11/02/2005 (15:17:30) AT91 SW Application Group from SPI_6088D V1.3
 * 
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 * 
 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
 * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
 * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 * 
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */


#ifndef __AT91SAM7X256_SPI_H
#define __AT91SAM7X256_SPI_H

/* -------------------------------------------------------- */
/* SPI ID definitions for  AT91SAM7X256           */
/* -------------------------------------------------------- */
#ifndef AT91C_ID_SPI0
#define AT91C_ID_SPI0  	 4 /**< Serial Peripheral Interface 0 id */
#endif /* AT91C_ID_SPI0 */
#ifndef AT91C_ID_SPI1
#define AT91C_ID_SPI1  	 5 /**< Serial Peripheral Interface 1 id */
#endif /* AT91C_ID_SPI1 */

/* -------------------------------------------------------- */
/* SPI Base Address definitions for  AT91SAM7X256   */
/* -------------------------------------------------------- */
#define AT91C_BASE_SPI1      	0xFFFE4000 /**< SPI1 base address */
#define AT91C_BASE_SPI0      	0xFFFE0000 /**< SPI0 base address */

/* -------------------------------------------------------- */
/* PIO definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define AT91C_PA16_SPI0_MISO 	(1 << 16) /**< SPI 0 Master In Slave */
#define AT91C_PA17_SPI0_MOSI 	(1 << 17) /**< SPI 0 Master Out Slave */
#define AT91C_PA12_SPI0_NPCS0 	(1 << 12) /**< SPI 0 Peripheral Chip Select 0 */
#define AT91C_PB13_SPI0_NPCS1 	(1 << 13) /**< SPI 0 Peripheral Chip Select 1 */
#define AT91C_PA14_SPI0_NPCS2 	(1 << 14) /**< SPI 0 Peripheral Chip Select 2 */
#define AT91C_PB17_SPI0_NPCS3 	(1 << 17) /**< SPI 0 Peripheral Chip Select 3 */
#define AT91C_PA18_SPI0_SPCK 	(1 << 18) /**< SPI 0 Serial Clock */

#define AT91C_PA24_SPI1_MISO 	(1 << 24) /**< SPI 1 Master In Slave */
#define AT91C_PA23_SPI1_MOSI 	(1 << 23) /**< SPI 1 Master Out Slave */
#define AT91C_PA21_SPI1_NPCS0 	(1 << 21) /**< SPI 1 Peripheral Chip Select 0 */
#define AT91C_PA2_SPI1_NPCS1 	(1 << 2) /**< SPI 1 Peripheral Chip Select 1 */
#define AT91C_PA26_SPI1_NPCS2 	(1 << 26) /**< SPI 1 Peripheral Chip Select 2 */
#define AT91C_PB16_SPI1_NPCS3 	(1 << 16) /**< SPI 1 Peripheral Chip Select 3 */
#define AT91C_PA22_SPI1_SPCK 	(1 << 22) /**< SPI 1 Serial Clock */


/* -------------------------------------------------------- */
/* Register offset definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define SPI_CR 	(0x0000) 	/**< Control Register */
#define SPI_MR 	(0x0004) 	/**< Mode Register */
#define SPI_RDR 	(0x0008) 	/**< Receive Data Register */
#define SPI_TDR 	(0x000C) 	/**< Transmit Data Register */
#define SPI_SR 	(0x0010) 	/**< Status Register */
#define SPI_IER 	(0x0014) 	/**< Interrupt Enable Register */
#define SPI_IDR 	(0x0018) 	/**< Interrupt Disable Register */
#define SPI_IMR 	(0x001C) 	/**< Interrupt Mask Register */
#define SPI_CSR 	(0x0030) 	/**< Chip Select Register */
#define SPI_RPR 	(0x0100) 	/**< Receive Pointer Register */
#define SPI_RCR 	(0x0104) 	/**< Receive Counter Register */
#define SPI_TPR 	(0x0108) 	/**< Transmit Pointer Register */
#define SPI_TCR 	(0x010C) 	/**< Transmit Counter Register */
#define SPI_RNPR 	(0x0110) 	/**< Receive Next Pointer Register */
#define SPI_RNCR 	(0x0114) 	/**< Receive Next Counter Register */
#define SPI_TNPR 	(0x0118) 	/**< Transmit Next Pointer Register */
#define SPI_TNCR 	(0x011C) 	/**< Transmit Next Counter Register */
#define SPI_PTCR 	(0x0120) 	/**< PDC Transfer Control Register */
#define SPI_PTSR 	(0x0124) 	/**< PDC Transfer Status Register */

/* -------------------------------------------------------- */
/* Bitfields definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
/* --- Register SPI_CR */
#define AT91C_SPI_SPIEN       (0x1 << 0 ) /**< (SPI) SPI Enable */
#define AT91C_SPI_SPIDIS      (0x1 << 1 ) /**< (SPI) SPI Disable */
#define AT91C_SPI_SWRST       (0x1 << 7 ) /**< (SPI) SPI Software reset */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_MR */
#define AT91C_SPI_MSTR        (0x1 << 0 ) /**< (SPI) Master/Slave Mode */
#define AT91C_SPI_PS          (0x1 << 1 ) /**< (SPI) Peripheral Select */
#define 	AT91C_SPI_PS_FIXED                (0x0 <<  1) /**< (SPI) Fixed Peripheral Select */
#define 	AT91C_SPI_PS_VARIABLE             (0x1 <<  1) /**< (SPI) Variable Peripheral Select */
#define AT91C_SPI_PCSDEC      (0x1 << 2 ) /**< (SPI) Chip Select Decode */
#define AT91C_SPI_FDIV        (0x1 << 3 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_MODFDIS     (0x1 << 4 ) /**< (SPI) Mode Fault Detection */
#define AT91C_SPI_LLB         (0x1 << 7 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_PCS         (0xF << 16) /**< (SPI) Peripheral Chip Select */
#define AT91C_SPI_DLYBCS      (0xFF << 24) /**< (SPI) Delay Between Chip Selects */
/* --- Register SPI_RDR */
#define AT91C_SPI_RD          (0xFFFF << 0 ) /**< (SPI) Receive Data */
#define AT91C_SPI_RPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
/* --- Register SPI_TDR */
#define AT91C_SPI_TD          (0xFFFF << 0 ) /**< (SPI) Transmit Data */
#define AT91C_SPI_TPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_SR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
#define AT91C_SPI_SPIENS      (0x1 << 16) /**< (SPI) Enable Status */
/* --- Register SPI_IER */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IDR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IMR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_CSR */
#define AT91C_SPI_CPOL        (0x1 << 0 ) /**< (SPI) Clock Polarity */
#define AT91C_SPI_NCPHA       (0x1 << 1 ) /**< (SPI) Clock Phase */
#define AT91C_SPI_CSAAT       (0x1 << 3 ) /**< (SPI) Chip Select Active After Transfer */
#define AT91C_SPI_BITS        (0xF << 4 ) /**< (SPI) Bits Per Transfer */
#define 	AT91C_SPI_BITS_8                    (0x0 <<  4) /**< (SPI) 8 Bits Per transfer */
#define 	AT91C_SPI_BITS_9                    (0x1 <<  4) /**< (SPI) 9 Bits Per transfer */
#define 	AT91C_SPI_BITS_10                   (0x2 <<  4) /**< (SPI) 10 Bits Per transfer */
#define 	AT91C_SPI_BITS_11                   (0x3 <<  4) /**< (SPI) 11 Bits Per transfer */
#define 	AT91C_SPI_BITS_12                   (0x4 <<  4) /**< (SPI) 12 Bits Per transfer */
#define 	AT91C_SPI_BITS_13                   (0x5 <<  4) /**< (SPI) 13 Bits Per transfer */
#define 	AT91C_SPI_BITS_14                   (0x6 <<  4) /**< (SPI) 14 Bits Per transfer */
#define 	AT91C_SPI_BITS_15                   (0x7 <<  4) /**< (SPI) 15 Bits Per transfer */
#define 	AT91C_SPI_BITS_16                   (0x8 <<  4) /**< (SPI) 16 Bits Per transfer */
#define AT91C_SPI_SCBR        (0xFF << 8 ) /**< (SPI) Serial Clock Baud Rate */
#define AT91C_SPI_DLYBS       (0xFF << 16) /**< (SPI) Delay Before SPCK */
#define AT91C_SPI_DLYBCT      (0xFF << 24) /**< (SPI) Delay Between Consecutive Transfers */

#endif /* __AT91SAM7X256_SPI_H */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品小仙女| 国产精品系列在线观看| 精品欧美乱码久久久久久1区2区| 久久精品999| 亚洲色图欧洲色图| 制服.丝袜.亚洲.中文.综合| 国内成人自拍视频| 亚洲品质自拍视频网站| 欧美一级在线观看| 波多野结衣中文一区| 日韩精品视频网站| 在线播放欧美女士性生活| 国产精品亚洲第一| 午夜日韩在线观看| 国产精品久久久久久久久快鸭| 欧美日本在线视频| 91亚洲国产成人精品一区二区三| 日欧美一区二区| 亚洲人成网站色在线观看| 欧美成人猛片aaaaaaa| 欧美伊人久久久久久久久影院 | 久久久久久久久伊人| 欧洲色大大久久| 成人黄色在线看| 美女www一区二区| 亚洲午夜免费电影| 国产精品女同互慰在线看| 日韩一级免费观看| 欧美婷婷六月丁香综合色| 成人av动漫在线| 国内一区二区在线| 日本美女视频一区二区| 亚洲国产一区在线观看| 久久久另类综合| 91精品国产色综合久久久蜜香臀| 色先锋资源久久综合| 国产91在线观看丝袜| 精品亚洲porn| 日韩电影在线一区二区| 亚洲观看高清完整版在线观看| 一区二区中文视频| 国产精品色噜噜| 国产日韩欧美电影| 久久久久免费观看| 日韩一区二区视频| 日韩一区二区三区高清免费看看 | 亚洲一区在线免费观看| 亚洲人成网站色在线观看| 欧美激情一区在线观看| 国产无遮挡一区二区三区毛片日本| 欧美电影免费观看高清完整版在线| 欧美视频完全免费看| 在线观看欧美日本| 在线区一区二视频| 在线一区二区三区四区| 欧洲一区二区三区免费视频| 欧美综合一区二区| 欧美色图免费看| 成人黄页在线观看| 91免费国产在线观看| 色综合激情久久| 欧美性猛交xxxxxx富婆| 欧美日韩中文国产| 91精品国产一区二区三区| 色婷婷亚洲精品| 欧美日韩国产bt| 91精品午夜视频| 欧美videos大乳护士334| 久久理论电影网| wwww国产精品欧美| 中文欧美字幕免费| 亚洲色欲色欲www| 亚洲永久免费av| 丝袜国产日韩另类美女| 免费观看在线色综合| 久久精品国产**网站演员| 国内外成人在线视频| 国产 欧美在线| 91在线丨porny丨国产| 日本韩国精品在线| 欧美精品自拍偷拍| 精品国产三级电影在线观看| 国产精品免费网站在线观看| 国产精品久久夜| 亚洲国产毛片aaaaa无费看 | 久久综合久久综合久久| 国产精品无码永久免费888| 亚洲视频小说图片| 亚洲成人av资源| 国产iv一区二区三区| 99久久国产综合精品麻豆| 777午夜精品视频在线播放| 久久色在线视频| 亚洲欧美在线aaa| 日本亚洲一区二区| 国产精品一卡二卡| 91九色02白丝porn| 亚洲精品一区在线观看| 亚洲人成小说网站色在线| 日本不卡不码高清免费观看| 麻豆传媒一区二区三区| 91视频91自| 日韩欧美国产高清| 亚洲天堂免费看| 欧美a级一区二区| 99国产精品国产精品毛片| 在线成人小视频| 国产精品传媒入口麻豆| 日本欧美在线观看| 91视视频在线观看入口直接观看www| 91麻豆精品久久久久蜜臀| 欧美高清在线视频| 久久99精品久久久久| 91精品国模一区二区三区| 一片黄亚洲嫩模| 一本大道久久a久久综合婷婷| 国产精品网站一区| 国产成人福利片| 国产午夜精品一区二区三区四区| 久久66热re国产| 欧美一二三区在线| 日韩精品视频网| 欧美美女bb生活片| 亚洲成人福利片| 欧美日韩国产首页在线观看| 一区二区三区四区在线播放 | 精品在线免费视频| 91麻豆精品国产91久久久更新时间| 悠悠色在线精品| 欧美天堂一区二区三区| 99久久综合色| 538在线一区二区精品国产| 亚洲午夜在线观看视频在线| 在线视频中文字幕一区二区| 亚洲日本va在线观看| 一本色道久久综合亚洲91 | 一片黄亚洲嫩模| 欧日韩精品视频| 午夜亚洲国产au精品一区二区| 欧美日韩精品一区二区三区蜜桃 | 国产精品理伦片| 成人av集中营| 亚洲精品日日夜夜| 欧美手机在线视频| 午夜a成v人精品| 日韩欧美一级片| 国产精品1024久久| 中文字幕制服丝袜成人av| 91丨国产丨九色丨pron| 亚洲一区视频在线| 制服丝袜日韩国产| 国产自产v一区二区三区c| 国产精品免费视频网站| 在线一区二区三区| 青青草精品视频| 亚洲精品一区二区三区蜜桃下载| 激情六月婷婷久久| 国产欧美日韩三级| 色欧美88888久久久久久影院| 亚洲国产裸拍裸体视频在线观看乱了| 欧美精选午夜久久久乱码6080| 六月丁香婷婷久久| 欧美激情一区二区三区不卡| 色妹子一区二区| 日本成人在线电影网| 国产亚洲一区二区三区| 99精品热视频| 日韩av电影免费观看高清完整版| 精品福利视频一区二区三区| 97久久超碰精品国产| 日本不卡视频在线| 中文字幕在线观看不卡视频| 欧美日韩一区二区欧美激情| 精品一区二区三区视频| 自拍视频在线观看一区二区| 88在线观看91蜜桃国自产| 国产高清无密码一区二区三区| 亚洲精品视频在线看| 欧美v日韩v国产v| 色婷婷综合久久久久中文一区二区 | 中文字幕 久热精品 视频在线| 欧美天堂一区二区三区| 国产精品一二三四五| 亚洲成a人片综合在线| 国产亚洲欧美一区在线观看| 欧美色视频一区| 成人午夜电影久久影院| 日韩精品福利网| 1024国产精品| 欧美va亚洲va| 欧洲av一区二区嗯嗯嗯啊| 国产成人精品午夜视频免费 | 狠狠色丁香久久婷婷综合_中| 亚洲激情欧美激情| 国产欧美日韩另类一区| 4438亚洲最大| 色欧美乱欧美15图片| 成人午夜在线免费| 久久99精品久久久久婷婷| 亚洲国产中文字幕在线视频综合|