亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812對外擴16位AD轉換器
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产欧美精品区一区二区三区| 91美女精品福利| 成人性色生活片免费看爆迷你毛片| 成人免费看黄yyy456| 中文欧美字幕免费| 一区二区不卡在线播放| 蜜乳av一区二区三区| 成人黄色国产精品网站大全在线免费观看 | 久久99精品国产麻豆不卡| 国产精品自拍在线| 欧美影片第一页| 2023国产一二三区日本精品2022| 中文字幕亚洲区| 琪琪久久久久日韩精品| www.亚洲色图| 91精品国产综合久久久久久| 中文字幕 久热精品 视频在线| 亚洲国产精品自拍| 国产成人小视频| 91精品国产综合久久久久| 国产精品国产三级国产普通话三级 | 三级欧美在线一区| 成人精品视频.| 日韩一级视频免费观看在线| 亚洲天天做日日做天天谢日日欢| 免费在线一区观看| 在线一区二区三区四区五区| 337p日本欧洲亚洲大胆精品| 亚洲国产视频网站| 99免费精品视频| 亚洲精品在线一区二区| 亚洲成a人片在线观看中文| 不卡在线视频中文字幕| 精品欧美久久久| 亚洲国产成人精品视频| eeuss鲁片一区二区三区在线观看| 一区二区三区欧美亚洲| 黄色资源网久久资源365| 欧美色精品在线视频| 国产精品麻豆视频| 国产麻豆精品一区二区| 日韩欧美国产成人一区二区| 夜夜嗨av一区二区三区中文字幕 | 精品国产乱码久久久久久图片| 一区二区激情视频| av在线一区二区| 久久久五月婷婷| 另类的小说在线视频另类成人小视频在线 | 色网综合在线观看| 国产日韩精品视频一区| 久久99精品国产麻豆不卡| 欧美久久免费观看| 亚洲精品国久久99热| 播五月开心婷婷综合| 久久久激情视频| 韩国一区二区三区| 欧美变态tickling挠脚心| 奇米在线7777在线精品| 欧美人与z0zoxxxx视频| 亚洲国产毛片aaaaa无费看 | 一区二区三区色| 91麻豆免费观看| 亚洲伦理在线免费看| 91小视频免费观看| 亚洲欧洲制服丝袜| 色综合久久88色综合天天6| 成人欧美一区二区三区视频网页| 日韩精品一区二区三区中文不卡| 亚洲国产aⅴ成人精品无吗| 欧美自拍丝袜亚洲| 亚洲宅男天堂在线观看无病毒| 色哟哟国产精品| 亚洲精品高清视频在线观看| 色欧美片视频在线观看| 一区二区三区色| 欧美日韩一区二区欧美激情| 性欧美大战久久久久久久久| 欧美精品成人一区二区三区四区| 午夜影院在线观看欧美| 337p亚洲精品色噜噜狠狠| 美女视频一区在线观看| 精品免费视频.| 国产激情一区二区三区四区 | 九色综合狠狠综合久久| 久久综合色播五月| 成人在线综合网| 亚洲天堂久久久久久久| 欧美视频一区在线观看| 日本女优在线视频一区二区| 精品欧美乱码久久久久久1区2区| 国产黄色精品视频| 国产精品国产三级国产有无不卡 | 国产精品夫妻自拍| 色天天综合色天天久久| 亚洲大片免费看| 日韩欧美国产综合一区| 国产成人精品网址| 亚洲精品成a人| 6080午夜不卡| 国产精品91一区二区| 综合久久久久久| 欧美日韩国产成人在线91| 欧美日韩一区二区三区高清| 日本欧洲一区二区| 日本一二三四高清不卡| 在线亚洲一区观看| 麻豆国产91在线播放| 国产精品美女久久福利网站 | 亚洲1区2区3区4区| 久久丝袜美腿综合| 日本大香伊一区二区三区| 奇米一区二区三区av| 欧美高清在线一区| 欧美三级韩国三级日本三斤| 国产一区二区三区免费观看| 亚洲精品免费视频| 欧美电影免费观看完整版| av网站免费线看精品| 日韩二区在线观看| 国产精品色呦呦| 91麻豆精品国产无毒不卡在线观看| 国产精品夜夜嗨| 亚洲一二三区不卡| 亚洲国产精品成人综合色在线婷婷| 欧美在线免费观看视频| 国产美女视频一区| 亚洲bt欧美bt精品| 国产精品色婷婷久久58| 日韩午夜三级在线| 色综合视频一区二区三区高清| 精品在线一区二区| 一区二区三区日本| 欧美国产日韩在线观看| 欧美一级精品在线| 在线免费不卡视频| 国产成人免费在线| 日本vs亚洲vs韩国一区三区 | 欧美在线视频全部完| 国产·精品毛片| 免费成人av在线| 一区二区成人在线视频| 欧美经典一区二区三区| 91精品国产一区二区人妖| 色狠狠色狠狠综合| 国产成人av电影在线观看| 日韩国产欧美在线播放| 亚洲精品成人悠悠色影视| 国产精品私房写真福利视频| 精品久久国产老人久久综合| 欧美色区777第一页| 91污片在线观看| 高清久久久久久| 韩国v欧美v日本v亚洲v| 午夜不卡av免费| 亚洲自拍欧美精品| 亚洲人成网站在线| 国产精品天美传媒| 国产亚洲一区二区三区在线观看| 日韩欧美高清一区| 亚洲天堂a在线| 欧美经典一区二区三区| 久久综合久久综合亚洲| 日韩欧美一二区| 678五月天丁香亚洲综合网| 欧美午夜精品一区二区蜜桃| 91蜜桃婷婷狠狠久久综合9色| 粉嫩蜜臀av国产精品网站| 国产曰批免费观看久久久| 久久99国产精品免费| 理论电影国产精品| 久久se这里有精品| 久久99精品久久久久久动态图| 日韩成人午夜电影| 日本不卡中文字幕| 免费精品视频最新在线| 日本伊人色综合网| 免费观看久久久4p| 久热成人在线视频| 另类人妖一区二区av| 精品制服美女丁香| 国产一区二区免费看| 国产91丝袜在线观看| 粉嫩aⅴ一区二区三区四区| 国产99精品视频| 成人精品视频一区二区三区尤物| 成人精品视频.| 色综合视频一区二区三区高清| 色综合久久久久久久| 欧美性三三影院| 欧美精品丝袜久久久中文字幕| 6080日韩午夜伦伦午夜伦| 欧美成人女星排行榜| 久久免费视频色| 国产精品网站导航| 伊人一区二区三区| 午夜精品一区在线观看| 免费在线观看不卡| 国产女人aaa级久久久级| 综合激情网...| 午夜国产精品一区|