亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 在 2812 開發板上外擴了一片256K * 16位SRAM
?? H
?? 第 1 頁 / 共 3 頁
字號:
// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品国产馆在线真实露脸| 激情成人午夜视频| 精品一区二区三区免费观看| 91蝌蚪porny九色| 久久影院电视剧免费观看| 亚洲午夜一二三区视频| 成人一级片网址| 欧美xxxxxxxx| 亚洲午夜羞羞片| 色偷偷88欧美精品久久久| 国产色产综合色产在线视频| 三级影片在线观看欧美日韩一区二区| 成人av资源下载| 久久久久国产一区二区三区四区| 亚洲成人第一页| 91久久线看在观草草青青 | 国产黄色精品视频| 欧美精品一卡二卡| 亚洲一区二区三区美女| 色综合久久中文字幕| 国产精品第五页| 精品一区二区精品| 欧美一区二区高清| 丝袜亚洲另类欧美综合| 欧美日韩视频在线观看一区二区三区 | 看电影不卡的网站| 69堂精品视频| 日韩高清电影一区| 欧美一区二区三区在线观看视频| 亚洲综合成人在线视频| 在线观看区一区二| 伊人色综合久久天天| 91丨porny丨国产入口| 国产精品成人一区二区三区夜夜夜| 国产成人综合在线播放| 中文一区在线播放| 播五月开心婷婷综合| 亚洲天堂久久久久久久| 99国产精品久久| 中文字幕一区二区三区乱码在线 | 中文在线一区二区| 972aa.com艺术欧美| 亚洲精品ww久久久久久p站 | 亚洲不卡av一区二区三区| 欧美日本一区二区三区四区| 日韩av电影天堂| 日韩一区二区三区免费看| 久久狠狠亚洲综合| 国产欧美日韩激情| 94色蜜桃网一区二区三区| 亚洲一区二区av在线| 欧美人xxxx| 国产电影精品久久禁18| 中文字幕中文字幕在线一区| 91看片淫黄大片一级在线观看| 亚洲国产乱码最新视频| 欧美xxxx在线观看| 91丝袜国产在线播放| 亚洲va国产va欧美va观看| 欧美zozo另类异族| 99re这里只有精品6| 天天色天天爱天天射综合| xvideos.蜜桃一区二区| 91麻豆精品在线观看| 日本 国产 欧美色综合| 国产欧美一区视频| 欧美午夜片在线看| 激情伊人五月天久久综合| 亚洲欧美自拍偷拍色图| 欧美一区二区精美| www.亚洲国产| 蜜臀精品一区二区三区在线观看| 国产亚洲欧洲一区高清在线观看| 91视频精品在这里| 国内精品国产成人国产三级粉色| 亚洲日本在线观看| 国产亚洲欧美日韩在线一区| 91福利小视频| 丁香桃色午夜亚洲一区二区三区| 亚洲国产va精品久久久不卡综合 | 欧美mv和日韩mv的网站| 91蝌蚪porny成人天涯| 国产乱码精品一区二区三区av | 欧美草草影院在线视频| 99久久精品99国产精品| 国产一区二三区| 午夜视黄欧洲亚洲| 中文字幕在线一区二区三区| 日韩一区二区影院| 91超碰这里只有精品国产| 91美女在线视频| 国产成人精品免费一区二区| 精品在线播放免费| 日本欧洲一区二区| 亚洲成av人片www| 亚洲人妖av一区二区| 久久精品视频在线免费观看| 日韩女优视频免费观看| 6080日韩午夜伦伦午夜伦| 91国产免费观看| 色猫猫国产区一区二在线视频| 国产风韵犹存在线视精品| 黄页视频在线91| 激情综合色丁香一区二区| 美腿丝袜亚洲色图| 麻豆视频一区二区| 美腿丝袜亚洲一区| 麻豆久久一区二区| 久久国产精品99久久久久久老狼 | 成人在线视频一区二区| 国产在线一区二区| 国产精品主播直播| 国产91在线观看丝袜| 国产黄色91视频| 99在线视频精品| 一本色道综合亚洲| 欧美日韩一区中文字幕| 欧美蜜桃一区二区三区| 91精品国产综合久久小美女| 日韩欧美中文字幕制服| 日韩女优制服丝袜电影| 久久久精品国产99久久精品芒果| 久久久精品黄色| 国产精品第四页| 一区二区日韩av| 日欧美一区二区| 久久99这里只有精品| 国产精品一色哟哟哟| 成人中文字幕在线| 欧美午夜一区二区三区| 日韩一区二区免费电影| 国产日韩欧美一区二区三区综合 | 久久这里只有精品视频网| 国产午夜一区二区三区| 国产精品高潮呻吟久久| 亚洲免费资源在线播放| 亚洲高清三级视频| 久久99久久精品| 成人动漫在线一区| 欧美三级乱人伦电影| 精品久久久久久久久久久久久久久| 国产无遮挡一区二区三区毛片日本| 中文在线一区二区| 天天亚洲美女在线视频| 国产精品亚洲人在线观看| 一本到不卡精品视频在线观看| 91精品国产综合久久久蜜臀粉嫩| 国产午夜精品一区二区| 亚洲一区二区视频在线观看| 国产在线精品一区二区三区不卡| 成人免费高清视频| 日韩一卡二卡三卡四卡| 国产精品福利电影一区二区三区四区| 午夜影院久久久| 成人一区二区视频| 日韩亚洲欧美在线| 亚洲免费毛片网站| 国产一区视频网站| 久久精品日韩一区二区三区| 最新欧美精品一区二区三区| 九色|91porny| 欧美人牲a欧美精品| 国产婷婷色一区二区三区四区| 亚洲一区二区三区在线看| 国产成人亚洲综合a∨猫咪| 欧美日本国产视频| 亚洲色图19p| 国产一区二区在线视频| 欧美一区二区国产| 亚洲一二三区视频在线观看| 国产精品2024| 精品剧情在线观看| 午夜一区二区三区视频| 91在线观看高清| 日本一区二区三区电影| 久久99精品国产麻豆婷婷洗澡| 一本久道中文字幕精品亚洲嫩| 久久精品一区四区| 蜜臀久久99精品久久久画质超高清| 在线观看日韩一区| 亚洲欧美怡红院| 国产成人鲁色资源国产91色综 | 国产精品久久久久9999吃药| 久久精品国产77777蜜臀| 欧美人妇做爰xxxⅹ性高电影| 亚洲日本韩国一区| 91香蕉国产在线观看软件| 国产精品美女久久久久aⅴ| 久久99精品国产麻豆婷婷 | 国产一区二区三区综合| 日韩欧美一级二级| 蜜臀av一级做a爰片久久| 欧美日韩高清一区| 亚洲v日本v欧美v久久精品| 欧美无乱码久久久免费午夜一区 | 91精品久久久久久久99蜜桃| 亚洲国产精品久久人人爱蜜臀 | 日韩vs国产vs欧美| 9191精品国产综合久久久久久 | 久久影院午夜论|