亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 在 2812 開發板上外擴了一片256K * 16位SRAM
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品视频免费| 久久久久久综合| 99久久久精品| 成人精品在线视频观看| 高清不卡一二三区| 国v精品久久久网| 一本色道综合亚洲| 色欧美片视频在线观看 | 欧美色区777第一页| 一本久道久久综合中文字幕| 成人av网站大全| av午夜一区麻豆| 成人福利在线看| 成人白浆超碰人人人人| 国产91丝袜在线18| 成人午夜av电影| 成人晚上爱看视频| 在线精品国精品国产尤物884a | 国产亚洲一区二区三区| 精品国产sm最大网站免费看| 欧美剧情电影在线观看完整版免费励志电影 | 欧美裸体一区二区三区| 91国产视频在线观看| 色婷婷久久久久swag精品| 成人免费av网站| 99精品在线观看视频| av色综合久久天堂av综合| 91亚洲男人天堂| 欧美性生活影院| 欧美精品99久久久**| 欧美一个色资源| 久久综合狠狠综合久久综合88| 日韩欧美国产一区二区在线播放 | 中文一区二区完整视频在线观看| 在线看一区二区| 91精品欧美一区二区三区综合在| 91精品在线麻豆| 日韩免费高清电影| 久久精品视频在线看| 亚洲视频网在线直播| 首页综合国产亚洲丝袜| 久久97超碰国产精品超碰| 懂色中文一区二区在线播放| 成人黄色电影在线 | www.亚洲色图| 色播五月激情综合网| 不卡一卡二卡三乱码免费网站| 在线影院国内精品| 日韩精品一区二区三区老鸭窝 | 久久99九九99精品| 成人免费观看男女羞羞视频| 欧美亚洲动漫精品| 欧美哺乳videos| 综合久久久久久| 久久超级碰视频| 色狠狠色噜噜噜综合网| 日韩三级精品电影久久久| 国产午夜精品理论片a级大结局| 一区二区三区欧美在线观看| 激情小说欧美图片| 欧日韩精品视频| 精品99一区二区三区| 亚洲激情图片小说视频| 精品亚洲国内自在自线福利| 色偷偷久久人人79超碰人人澡| 5858s免费视频成人| 亚洲精品免费电影| 国产精品一区久久久久| 91精品国产综合久久精品 | 久久久久97国产精华液好用吗| 亚洲视频一区二区在线观看| 蜜臀a∨国产成人精品| 在线免费不卡视频| 国产精品水嫩水嫩| 久久成人免费网| 91精品国产色综合久久不卡蜜臀| 亚洲欧美日韩一区| 成人午夜碰碰视频| 精品欧美一区二区久久| 日韩电影在线免费| 在线欧美一区二区| 日韩毛片高清在线播放| 成人黄动漫网站免费app| 2020国产成人综合网| 精品一区二区免费在线观看| 在线观看免费成人| 国产精品久久久久久久浪潮网站 | 久久久久久久久免费| 一区二区三区视频在线看| 国产综合色视频| 日韩欧美一二三四区| 婷婷久久综合九色综合绿巨人| 欧美日韩二区三区| 午夜欧美视频在线观看| 欧美午夜免费电影| 性久久久久久久久久久久| 欧美裸体bbwbbwbbw| 亚洲成人激情自拍| 欧美男人的天堂一二区| 亚洲一区二区三区四区在线观看 | 最近日韩中文字幕| 色av一区二区| 亚洲资源中文字幕| 欧美日韩一区二区三区免费看| 亚洲国产毛片aaaaa无费看| 欧美午夜电影一区| 青青青伊人色综合久久| 精品欧美久久久| 国产成都精品91一区二区三| 亚洲欧洲精品天堂一级| 欧美亚洲动漫另类| 日韩成人伦理电影在线观看| 日本一区免费视频| 成人av在线资源网站| 亚洲精品亚洲人成人网在线播放| 91高清视频在线| 看电影不卡的网站| 国产精品美女久久久久久2018 | 亚洲少妇屁股交4| 欧亚洲嫩模精品一区三区| 麻豆精品一区二区av白丝在线| 欧美videos大乳护士334| 国产一区在线不卡| 艳妇臀荡乳欲伦亚洲一区| 日韩午夜小视频| 99久久精品99国产精品 | 在线亚洲人成电影网站色www| 男人的天堂久久精品| 国产精品夫妻自拍| 日韩一区二区三区av| jlzzjlzz欧美大全| 精品伊人久久久久7777人| 亚洲视频免费看| 久久综合久久久久88| 91亚洲资源网| 国产aⅴ精品一区二区三区色成熟| 香蕉成人伊视频在线观看| 国产精品婷婷午夜在线观看| av午夜一区麻豆| 国产成人在线色| 秋霞成人午夜伦在线观看| 午夜不卡av免费| 亚洲色图视频免费播放| 欧美不卡一二三| 欧美精品久久99久久在免费线| eeuss鲁一区二区三区| 精品一区二区三区视频在线观看| 亚洲天堂中文字幕| 国产亚洲美州欧州综合国| 欧美日韩一级视频| 一本久久a久久精品亚洲| 懂色av一区二区三区免费观看 | 欧美一区二区三区在线视频| 91蜜桃网址入口| 粉嫩一区二区三区性色av| 九九国产精品视频| 蜜臀av性久久久久蜜臀aⅴ流畅| 亚洲精品大片www| 中文字幕一区二| 国产欧美中文在线| 久久精品在这里| 亚洲免费色视频| 久久久综合精品| 久久人人超碰精品| 日本一区二区免费在线观看视频| 日韩区在线观看| 91精品国产一区二区人妖| 欧美日产在线观看| 91麻豆精品国产无毒不卡在线观看 | 日韩久久精品一区| 日韩一区二区三区免费看| 欧美电影影音先锋| 欧美一区二区三区不卡| 欧美日韩中文字幕一区二区| 在线观看91精品国产入口| 成人激情视频网站| 成人福利视频网站| 夫妻av一区二区| 91蜜桃网址入口| 欧亚一区二区三区| 色婷婷精品大在线视频| 日本高清不卡视频| 欧美日韩黄色影视| 欧美电视剧在线观看完整版| 精品国产sm最大网站免费看| 久久久精品日韩欧美| 亚洲国产精品黑人久久久| 国产精品乱码久久久久久| 国产欧美日本一区二区三区| 中文成人av在线| 久久久久99精品国产片| 一区二区三区免费在线观看| 婷婷中文字幕一区三区| 免费人成在线不卡| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 国产一区二区在线视频| 成人国产精品视频| 欧美日本高清视频在线观看| 91精品国产色综合久久ai换脸| 精品国产区一区|