亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? pwm的Ev調(diào)試
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美三级电影在线看| 亚洲一区二区在线视频| 精品福利视频一区二区三区| 欧美群妇大交群的观看方式| 欧美午夜精品免费| 欧美日韩国产精品自在自线| 欧美午夜寂寞影院| 欧美精品粉嫩高潮一区二区| 在线播放欧美女士性生活| 欧美日韩不卡一区二区| 91精品国产91综合久久蜜臀| 日韩亚洲欧美中文三级| 精品精品国产高清一毛片一天堂| 精品国产自在久精品国产| 久久久亚洲精华液精华液精华液| 国产偷国产偷亚洲高清人白洁| 中文字幕不卡在线| 亚洲伦在线观看| 天天综合网 天天综合色| 麻豆freexxxx性91精品| 国产精品一区二区三区99| 粉嫩高潮美女一区二区三区| 91偷拍与自偷拍精品| 欧美性xxxxx极品少妇| 日韩一区二区精品葵司在线| 久久免费偷拍视频| 亚洲天堂免费看| 视频一区视频二区在线观看| 久久国产精品露脸对白| www.欧美.com| 欧美男女性生活在线直播观看| 欧美一级欧美一级在线播放| 久久久亚洲国产美女国产盗摄 | 一区二区三区在线免费| 亚洲成人午夜影院| 国内精品伊人久久久久av一坑| 粉嫩久久99精品久久久久久夜| 91福利小视频| 欧美精品一区二区三区在线播放| 国产精品乱人伦一区二区| 午夜电影网亚洲视频| 国产激情视频一区二区三区欧美| 一本到一区二区三区| 欧美一卡2卡3卡4卡| 中文字幕成人在线观看| 日韩福利电影在线观看| 成人性生交大片免费看中文| 欧美精品色综合| 欧美精彩视频一区二区三区| 天使萌一区二区三区免费观看| 国产成人综合亚洲网站| 欧美日韩国产高清一区| 国产精品网友自拍| 美女网站一区二区| 色一区在线观看| 久久亚洲精华国产精华液| 亚洲精品亚洲人成人网在线播放| 麻豆91在线播放免费| 91黄视频在线| 国产欧美一区二区精品性色超碰 | 国产精品一区二区三区四区| 欧洲一区二区av| 国产精品视频第一区| 久久99精品久久久久久国产越南| 一本大道久久精品懂色aⅴ| 久久婷婷成人综合色| 日日噜噜夜夜狠狠视频欧美人| 粉嫩高潮美女一区二区三区 | 石原莉奈在线亚洲三区| 99久久精品国产观看| 精品国产凹凸成av人导航| 亚洲h动漫在线| 91免费在线播放| 国产欧美一区二区精品忘忧草| 午夜精品福利久久久| 91免费国产在线| 日本一区二区三级电影在线观看 | 亚洲一线二线三线视频| 成人午夜激情视频| 久久综合成人精品亚洲另类欧美 | 免费高清在线视频一区·| 91精品福利在线| 国产精品久久久一本精品| 国产美女在线精品| 欧美一区二区三区在线观看| 亚洲已满18点击进入久久| 99久久伊人久久99| 国产清纯美女被跳蛋高潮一区二区久久w | 欧美一区二区视频观看视频| 亚洲日本电影在线| 成人av在线影院| 国产欧美视频一区二区三区| 国产一区中文字幕| xnxx国产精品| 国产乱子轮精品视频| 日韩一区二区在线看片| 午夜精品福利一区二区三区av| 欧美日韩在线播放三区| 亚洲一区二区三区四区在线 | 欧美国产日产图区| 成人网在线播放| 欧美国产在线观看| av中文一区二区三区| 中文字幕一区二区三区av| 99久久国产综合色|国产精品| 中文字幕亚洲综合久久菠萝蜜| jizz一区二区| 综合av第一页| 久久精品男人天堂av| 国产综合久久久久久久久久久久 | 日本aⅴ亚洲精品中文乱码| 91.麻豆视频| 青青国产91久久久久久| 欧美大片日本大片免费观看| 国产在线一区二区| 国产婷婷精品av在线| kk眼镜猥琐国模调教系列一区二区| 最新国产精品久久精品| 91福利在线免费观看| 午夜精品免费在线| 精品国产sm最大网站免费看| 高清不卡在线观看| 亚洲男人的天堂av| 91麻豆精品国产91久久久 | 欧美日韩久久久久久| 丝瓜av网站精品一区二区 | 亚洲免费在线观看| 欧美探花视频资源| 美女视频黄免费的久久| 国产午夜精品在线观看| 91老师国产黑色丝袜在线| 亚洲图片欧美综合| 欧美刺激脚交jootjob| 成人激情免费网站| 亚洲第一搞黄网站| 久久久久久久免费视频了| 色综合一区二区三区| 亚洲高清一区二区三区| 久久一二三国产| 在线观看亚洲一区| 久久 天天综合| 国产精品国模大尺度视频| 欧美男人的天堂一二区| 国产激情一区二区三区四区| 亚洲综合色区另类av| 精品国产三级a在线观看| 一本一道综合狠狠老| 另类小说视频一区二区| 成人免费一区二区三区视频 | 亚洲一区二区视频在线观看| 91精品婷婷国产综合久久竹菊| 国产成人亚洲综合a∨婷婷图片| 亚洲男女一区二区三区| 26uuu亚洲| 欧美色视频在线观看| 国产999精品久久| 午夜日韩在线电影| 国产精品久99| 精品av久久707| 91福利在线看| 成人激情免费电影网址| 日本成人在线不卡视频| 最好看的中文字幕久久| 91麻豆精品国产91久久久使用方法| www.日韩精品| 久久av中文字幕片| 一区二区三区色| 欧美极品另类videosde| 日韩一区二区三区观看| 一本大道综合伊人精品热热| 国产麻豆成人精品| 美女视频一区二区| 亚洲午夜久久久久久久久电影院| 中文av字幕一区| 精品成a人在线观看| 91麻豆精品国产91久久久久久| 色一情一伦一子一伦一区| 福利一区二区在线| 激情深爱一区二区| 日本三级亚洲精品| 一区二区高清视频在线观看| 国产欧美一区视频| 精品久久人人做人人爰| 91精品一区二区三区在线观看| 在线亚洲一区二区| 91一区一区三区| jlzzjlzz欧美大全| 粉嫩高潮美女一区二区三区| 国内精品久久久久影院色| 青娱乐精品视频在线| 性欧美大战久久久久久久久| 亚洲黄色片在线观看| 成人欧美一区二区三区小说 | 午夜欧美2019年伦理| 亚洲视频一区二区在线| 中文字幕制服丝袜一区二区三区| 久久亚洲一区二区三区明星换脸 | 日韩av电影一区| 丝袜诱惑制服诱惑色一区在线观看| 亚洲午夜久久久久久久久久久|