亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? dsp2812全套實驗源程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
春色校园综合激情亚洲| 欧美精品一区二区久久久| 99久久精品免费看| 成人网男人的天堂| 国产+成+人+亚洲欧洲自线| 国产乱国产乱300精品| 国产老妇另类xxxxx| 国产成人亚洲综合色影视| 国产高清在线观看免费不卡| 国产传媒欧美日韩成人| 成人在线视频一区二区| 成人免费视频一区| 色综合天天综合色综合av| 色噜噜狠狠色综合中国| 欧美三级电影精品| 欧美喷水一区二区| 日韩视频一区在线观看| 久久久久综合网| 国产精品久久久久久久久晋中 | 91丨九色丨蝌蚪富婆spa| 国产成人免费在线视频| 成人高清免费观看| 91麻豆免费观看| 欧美亚洲综合网| 日韩欧美激情在线| 国产亚洲婷婷免费| 日韩一区在线看| 日韩在线卡一卡二| 国产精品77777| 色婷婷久久久久swag精品| 欧美精品丝袜中出| 久久精品日产第一区二区三区高清版 | 麻豆国产精品官网| 成人午夜短视频| 欧美在线免费观看亚洲| 欧美一区二区三区四区在线观看| 久久综合九色综合久久久精品综合| 热久久免费视频| 国产一区二区网址| 色爱区综合激月婷婷| 欧美一区二区三区免费大片| 国产日韩欧美制服另类| 亚洲综合激情小说| 激情都市一区二区| 91麻豆精品秘密| 欧美大度的电影原声| 中文字幕一区二区视频| 日韩成人dvd| 波多野结衣中文字幕一区二区三区 | 久久电影国产免费久久电影| av一本久道久久综合久久鬼色| 欧美日韩国产一级二级| 久久精品亚洲精品国产欧美| 一区二区三区中文字幕精品精品| 麻豆精品国产91久久久久久| 91福利国产精品| 国产亚洲1区2区3区| 午夜精品一区二区三区电影天堂 | 欧美videos中文字幕| 亚洲人成精品久久久久久| 久久99精品国产| 欧美日韩中文字幕一区| 国产女同性恋一区二区| 日韩**一区毛片| 91色视频在线| 国产日产精品1区| 青青国产91久久久久久| 色悠久久久久综合欧美99| 国产亚洲一区二区三区| 欧美日韩一区在线观看| 亚洲精品一区二区在线观看| 蜜桃视频第一区免费观看| 成人免费电影视频| 精品国产污网站| 热久久久久久久| 欧美性大战久久| 国产精品日产欧美久久久久| 九九九精品视频| 欧美午夜精品一区二区三区| 亚洲国产成人一区二区三区| 色综合中文字幕| 91女人视频在线观看| 久久无码av三级| 日本三级亚洲精品| 欧美视频在线一区二区三区| 一色屋精品亚洲香蕉网站| 国产成人日日夜夜| 久久久久久99久久久精品网站| 免费观看在线综合| 欧美一区二区视频在线观看| 亚洲综合免费观看高清完整版在线| youjizz国产精品| 久久九九全国免费| 国产在线视频一区二区三区| 日韩女优视频免费观看| 青青草97国产精品免费观看无弹窗版| 色狠狠综合天天综合综合| 18涩涩午夜精品.www| 成人伦理片在线| 亚洲国产激情av| 岛国一区二区三区| 国产欧美精品国产国产专区| 国产一区二区电影| 久久久99精品久久| 国产精品影视在线观看| 久久九九国产精品| 高清久久久久久| 国产精品乱人伦一区二区| 成人激情av网| 亚洲欧美另类综合偷拍| 99久久99久久精品国产片果冻| 亚洲色图视频网站| 色噜噜狠狠成人网p站| 国产在线看一区| 欧美韩国日本不卡| 91影院在线免费观看| 亚洲特黄一级片| 色综合激情五月| 亚洲国产视频一区二区| 欧美一级日韩免费不卡| 久久91精品国产91久久小草| 久久久综合精品| 99国产精品99久久久久久| 亚洲人成人一区二区在线观看| 欧美日韩一区在线观看| 青椒成人免费视频| 久久精品一区二区三区不卡 | 国产综合久久久久久鬼色| 国产亚洲一区字幕| 成人免费毛片aaaaa**| 亚洲午夜精品一区二区三区他趣| 另类综合日韩欧美亚洲| 秋霞电影网一区二区| 亚洲无线码一区二区三区| 欧美国产日韩亚洲一区| 久久夜色精品一区| 精品国产sm最大网站| 日韩美女视频在线| 日韩欧美一区在线| 日韩欧美一区二区免费| 欧美精品一区二区三区一线天视频 | 五月婷婷激情综合网| 日韩免费视频线观看| 国产成人亚洲综合a∨猫咪| 精品无人区卡一卡二卡三乱码免费卡 | 国产精品天美传媒| 在线一区二区观看| 蜜臀久久久久久久| 国产精品国产三级国产普通话蜜臀| 欧美天堂一区二区三区| 免费看日韩精品| 最新国产成人在线观看| 欧美精品tushy高清| 国产夫妻精品视频| 亚洲一区av在线| 国产欧美一区二区三区在线看蜜臀 | 久久69国产一区二区蜜臀| 中文字幕一区二区三区精华液| 欧美人xxxx| av电影在线不卡| 久久国产成人午夜av影院| 综合久久久久久| 精品免费国产一区二区三区四区| 99久久伊人久久99| 激情综合亚洲精品| 亚洲国产美女搞黄色| 欧美韩国日本综合| 日韩一级片网站| 在线观看www91| 成人动漫视频在线| 美女一区二区视频| 亚洲主播在线观看| 综合久久国产九一剧情麻豆| 久久女同互慰一区二区三区| 欧美在线观看一二区| 成人激情视频网站| 久久国产综合精品| 日韩在线a电影| 亚洲一级二级在线| 国产精品久久国产精麻豆99网站| 日韩欧美三级在线| 欧美日韩一本到| 色综合久久99| 不卡一区二区三区四区| 狠狠网亚洲精品| 日韩不卡手机在线v区| 亚洲专区一二三| 一区二区三区波多野结衣在线观看| 国产欧美精品区一区二区三区| 日韩三级伦理片妻子的秘密按摩| 欧美自拍丝袜亚洲| 99riav久久精品riav| 成人亚洲一区二区一| 国产综合成人久久大片91| 久久国产综合精品| 久久99精品久久久久久国产越南| 日韩电影一区二区三区四区| 亚洲国产精品一区二区尤物区| 亚洲精品中文字幕乱码三区 | 国产精品羞羞答答xxdd|