亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200_inc.h

?? atmel arm9系列的USB與PC通信
?? H
?? 第 1 頁 / 共 5 頁
字號:
#define ST_CRTR         (36) // Current Real-time Register
// -------- ST_CR : (ST Offset: 0x0) System Timer Control Register -------- 
#define AT91C_ST_WDRST            (0x1 <<  0) // (ST) Watchdog Timer Restart
// -------- ST_PIMR : (ST Offset: 0x4) System Timer Period Interval Mode Register -------- 
#define AT91C_ST_PIV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
// -------- ST_WDMR : (ST Offset: 0x8) System Timer Watchdog Mode Register -------- 
#define AT91C_ST_WDV              (0xFFFF <<  0) // (ST) Watchdog Timer Restart
#define AT91C_ST_RSTEN            (0x1 << 16) // (ST) Reset Enable
#define AT91C_ST_EXTEN            (0x1 << 17) // (ST) External Signal Assertion Enable
// -------- ST_RTMR : (ST Offset: 0xc) System Timer Real-time Mode Register -------- 
#define AT91C_ST_RTPRES           (0xFFFF <<  0) // (ST) Real-time Timer Prescaler Value
// -------- ST_SR : (ST Offset: 0x10) System Timer Status Register -------- 
#define AT91C_ST_PITS             (0x1 <<  0) // (ST) Period Interval Timer Interrupt
#define AT91C_ST_WDOVF            (0x1 <<  1) // (ST) Watchdog Overflow
#define AT91C_ST_RTTINC           (0x1 <<  2) // (ST) Real-time Timer Increment
#define AT91C_ST_ALMS             (0x1 <<  3) // (ST) Alarm Status
// -------- ST_IER : (ST Offset: 0x14) System Timer Interrupt Enable Register -------- 
// -------- ST_IDR : (ST Offset: 0x18) System Timer Interrupt Disable Register -------- 
// -------- ST_IMR : (ST Offset: 0x1c) System Timer Interrupt Mask Register -------- 
// -------- ST_RTAR : (ST Offset: 0x20) System Timer Real-time Alarm Register -------- 
#define AT91C_ST_ALMV             (0xFFFFF <<  0) // (ST) Alarm Value Value
// -------- ST_CRTR : (ST Offset: 0x24) System Timer Current Real-time Register -------- 
#define AT91C_ST_CRTV             (0xFFFFF <<  0) // (ST) Current Real-time Value

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Power Management Controler
// *****************************************************************************
// *** Register offset in AT91S_PMC structure ***
#define PMC_SCER        ( 0) // System Clock Enable Register
#define PMC_SCDR        ( 4) // System Clock Disable Register
#define PMC_SCSR        ( 8) // System Clock Status Register
#define PMC_PCER        (16) // Peripheral Clock Enable Register
#define PMC_PCDR        (20) // Peripheral Clock Disable Register
#define PMC_PCSR        (24) // Peripheral Clock Status Register
#define PMC_MCKR        (48) // Master Clock Register
#define PMC_PCKR        (64) // Programmable Clock Register
#define PMC_IER         (96) // Interrupt Enable Register
#define PMC_IDR         (100) // Interrupt Disable Register
#define PMC_SR          (104) // Status Register
#define PMC_IMR         (108) // Interrupt Mask Register
// -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
#define AT91C_PMC_PCK             (0x1 <<  0) // (PMC) Processor Clock
#define AT91C_PMC_UDP             (0x1 <<  1) // (PMC) USB Device Port Clock
#define AT91C_PMC_MCKUDP          (0x1 <<  2) // (PMC) USB Device Port Master Clock Automatic Disable on Suspend
#define AT91C_PMC_UHP             (0x1 <<  4) // (PMC) USB Host Port Clock
#define AT91C_PMC_PCK0            (0x1 <<  8) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK1            (0x1 <<  9) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK2            (0x1 << 10) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK3            (0x1 << 11) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK4            (0x1 << 12) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK5            (0x1 << 13) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK6            (0x1 << 14) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK7            (0x1 << 15) // (PMC) Programmable Clock Output
// -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
// -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
// -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
#define AT91C_PMC_CSS             (0x3 <<  0) // (PMC) Programmable Clock Selection
#define 	AT91C_PMC_CSS_SLOW_CLK             (0x0) // (PMC) Slow Clock is selected
#define 	AT91C_PMC_CSS_MAIN_CLK             (0x1) // (PMC) Main Clock is selected
#define 	AT91C_PMC_CSS_PLLA_CLK             (0x2) // (PMC) Clock from PLL A is selected
#define 	AT91C_PMC_CSS_PLLB_CLK             (0x3) // (PMC) Clock from PLL B is selected
#define AT91C_PMC_PRES            (0x7 <<  2) // (PMC) Programmable Clock Prescaler
#define 	AT91C_PMC_PRES_CLK                  (0x0 <<  2) // (PMC) Selected clock
#define 	AT91C_PMC_PRES_CLK_2                (0x1 <<  2) // (PMC) Selected clock divided by 2
#define 	AT91C_PMC_PRES_CLK_4                (0x2 <<  2) // (PMC) Selected clock divided by 4
#define 	AT91C_PMC_PRES_CLK_8                (0x3 <<  2) // (PMC) Selected clock divided by 8
#define 	AT91C_PMC_PRES_CLK_16               (0x4 <<  2) // (PMC) Selected clock divided by 16
#define 	AT91C_PMC_PRES_CLK_32               (0x5 <<  2) // (PMC) Selected clock divided by 32
#define 	AT91C_PMC_PRES_CLK_64               (0x6 <<  2) // (PMC) Selected clock divided by 64
#define AT91C_PMC_MDIV            (0x3 <<  8) // (PMC) Master Clock Division
#define 	AT91C_PMC_MDIV_1                    (0x0 <<  8) // (PMC) The master clock and the processor clock are the same
#define 	AT91C_PMC_MDIV_2                    (0x1 <<  8) // (PMC) The processor clock is twice as fast as the master clock
#define 	AT91C_PMC_MDIV_3                    (0x2 <<  8) // (PMC) The processor clock is three times faster than the master clock
#define 	AT91C_PMC_MDIV_4                    (0x3 <<  8) // (PMC) The processor clock is four times faster than the master clock
// -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
// -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
#define AT91C_PMC_MOSCS           (0x1 <<  0) // (PMC) MOSC Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKA           (0x1 <<  1) // (PMC) PLL A Status/Enable/Disable/Mask
#define AT91C_PMC_LOCKB           (0x1 <<  2) // (PMC) PLL B Status/Enable/Disable/Mask
#define AT91C_PMC_MCKRDY          (0x1 <<  3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK0RDY         (0x1 <<  8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK1RDY         (0x1 <<  9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK2RDY         (0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK3RDY         (0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK4RDY         (0x1 << 12) // (PMC) PCK4_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK5RDY         (0x1 << 13) // (PMC) PCK5_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK6RDY         (0x1 << 14) // (PMC) PCK6_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK7RDY         (0x1 << 15) // (PMC) PCK7_RDY Status/Enable/Disable/Mask
// -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
// -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
// -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Clock Generator Controler
// *****************************************************************************
// *** Register offset in AT91S_CKGR structure ***
#define CKGR_MOR        ( 0) // Main Oscillator Register
#define CKGR_MCFR       ( 4) // Main Clock  Frequency Register
#define CKGR_PLLAR      ( 8) // PLL A Register
#define CKGR_PLLBR      (12) // PLL B Register
// -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
#define AT91C_CKGR_MOSCEN         (0x1 <<  0) // (CKGR) Main Oscillator Enable
#define AT91C_CKGR_OSCTEST        (0x1 <<  1) // (CKGR) Oscillator Test
#define AT91C_CKGR_OSCOUNT        (0xFF <<  8) // (CKGR) Main Oscillator Start-up Time
// -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
#define AT91C_CKGR_MAINF          (0xFFFF <<  0) // (CKGR) Main Clock Frequency
#define AT91C_CKGR_MAINRDY        (0x1 << 16) // (CKGR) Main Clock Ready
// -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- 
#define AT91C_CKGR_DIVA           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVA_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVA_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLACOUNT      (0x3F <<  8) // (CKGR) PLL A Counter
#define AT91C_CKGR_OUTA           (0x3 << 14) // (CKGR) PLL A Output Frequency Range
#define 	AT91C_CKGR_OUTA_0                    (0x0 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_1                    (0x1 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_2                    (0x2 << 14) // (CKGR) Please refer to the PLLA datasheet
#define 	AT91C_CKGR_OUTA_3                    (0x3 << 14) // (CKGR) Please refer to the PLLA datasheet
#define AT91C_CKGR_MULA           (0x7FF << 16) // (CKGR) PLL A Multiplier
#define AT91C_CKGR_SRCA           (0x1 << 29) // (CKGR) PLL A Source
// -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- 
#define AT91C_CKGR_DIVB           (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIVB_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIVB_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLBCOUNT      (0x3F <<  8) // (CKGR) PLL B Counter
#define AT91C_CKGR_OUTB           (0x3 << 14) // (CKGR) PLL B Output Frequency Range
#define 	AT91C_CKGR_OUTB_0                    (0x0 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_1                    (0x1 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_2                    (0x2 << 14) // (CKGR) Please refer to the PLLB datasheet
#define 	AT91C_CKGR_OUTB_3                    (0x3 << 14) // (CKGR) Please refer to the PLLB datasheet
#define AT91C_CKGR_MULB           (0x7FF << 16) // (CKGR) PLL B Multiplier
#define AT91C_CKGR_USB_96M        (0x1 << 28) // (CKGR) Divider for USB Ports
#define AT91C_CKGR_USB_PLL        (0x1 << 29) // (CKGR) PLL Use

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
// *****************************************************************************
// *** Register offset in AT91S_PIO structure ***
#define PIO_PER         ( 0) // PIO Enable Register
#define PIO_PDR         ( 4) // PIO Disable Register
#define PIO_PSR         ( 8) // PIO Status Register
#define PIO_OER         (16) // Output Enable Register
#define PIO_ODR         (20) // Output Disable Registerr
#define PIO_OSR         (24) // Output Status Register
#define PIO_IFER        (32) // Input Filter Enable Register
#define PIO_IFDR        (36) // Input Filter Disable Register
#define PIO_IFSR        (40) // Input Filter Status Register
#define PIO_SODR        (48) // Set Output Data Register
#define PIO_CODR        (52) // Clear Output Data Register
#define PIO_ODSR        (56) // Output Data Status Register
#define PIO_PDSR        (60) // Pin Data Status Register
#define PIO_IER         (64) // Interrupt Enable Register
#define PIO_IDR         (68) // Interrupt Disable Register
#define PIO_IMR         (72) // Interrupt Mask Register
#define PIO_ISR         (76) // Interrupt Status Register
#define PIO_MDER        (80) // Multi-driver Enable Register
#define PIO_MDDR        (84) // Multi-driver Disable Register
#define PIO_MDSR        (88) // Multi-driver Status Register
#define PIO_PPUDR       (96) // Pull-up Disable Register
#define PIO_PPUER       (100) // Pull-up Enable Register
#define PIO_PPUSR       (104) // Pad Pull-up Status Register
#define PIO_ASR         (112) // Select A Register
#define PIO_BSR         (116) // Select B Register
#define PIO_ABSR        (120) // AB Select Status Register
#define PIO_OWER        (160) // Output Write Enable Register
#define PIO_OWDR        (164) // Output Write Disable Register
#define PIO_OWSR        (168) // Output Write Status Register

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Debug Unit
// *****************************************************************************
// *** Register offset in AT91S_DBGU structure ***
#define DBGU_CR         ( 0) // Control Register
#define DBGU_MR         ( 4) // Mode Register
#define DBGU_IER        ( 8) // Interrupt Enable Register
#define DBGU_IDR        (12) // Interrupt Disable Register
#define DBGU_IMR        (16) // Interrupt Mask Register
#define DBGU_CSR        (20) // Channel Status Register

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美亚洲国产一区二区三区va| 精品久久久久久久人人人人传媒 | 欧美精品一区二区在线播放| 中文字幕精品一区二区精品绿巨人 | 国产精品第13页| 成人午夜av影视| 欧美色图激情小说| 中文字幕一区二区三区不卡在线| 日韩不卡在线观看日韩不卡视频| 99久久久久免费精品国产| 精品国产麻豆免费人成网站| 一区二区三区成人在线视频| 成人av网址在线| 久久久www成人免费毛片麻豆| 婷婷久久综合九色国产成人| 色综合天天综合网国产成人综合天| 精品日韩在线观看| 日韩电影一二三区| 欧美肥妇bbw| 五月婷婷综合激情| 欧美视频一区二区三区四区| 亚洲三级在线播放| hitomi一区二区三区精品| 久久久一区二区| 老司机精品视频导航| 欧美日韩aaaaa| 亚洲一区二区在线免费看| 色综合夜色一区| 亚洲丝袜美腿综合| 91影视在线播放| 亚洲欧美电影一区二区| 99久久国产免费看| 亚洲色图清纯唯美| 在线精品视频小说1| 亚洲美女电影在线| 欧美午夜精品久久久久久超碰| 亚洲色图制服诱惑 | 蜜桃视频一区二区三区| 欧美人狂配大交3d怪物一区| 亚洲电影在线免费观看| 精品视频一区三区九区| 日韩电影一区二区三区四区| 欧美一区三区四区| 国产在线视频一区二区三区| 国产亚洲精品7777| 97精品电影院| 天天色天天爱天天射综合| 日韩一区二区三区av| 精品在线视频一区| 欧美国产丝袜视频| 日本丶国产丶欧美色综合| 亚洲午夜久久久久久久久电影网| 欧美日韩和欧美的一区二区| 蜜桃视频一区二区三区| 欧美激情中文不卡| 91麻豆国产自产在线观看| 亚洲福利视频三区| 久久久久久亚洲综合影院红桃 | 午夜成人免费视频| 久久免费午夜影院| 日本久久电影网| 美女视频一区在线观看| 国产精品毛片无遮挡高清| 色婷婷亚洲综合| 激情六月婷婷久久| 亚洲精品欧美激情| 精品国产91久久久久久久妲己| 成人高清免费观看| 日精品一区二区| 亚洲欧洲精品一区二区三区不卡 | 久久―日本道色综合久久| 99精品欧美一区| 久久精品国产秦先生| 中文字幕在线不卡一区二区三区| 欧美区在线观看| 99久久久国产精品免费蜜臀| 午夜亚洲国产au精品一区二区| 日本一区二区视频在线| 在线电影欧美成精品| 成人av免费在线| 免费日本视频一区| 亚洲欧美另类久久久精品2019| 精品三级在线看| 欧美日韩五月天| av在线这里只有精品| 精品制服美女丁香| 水蜜桃久久夜色精品一区的特点| 中文幕一区二区三区久久蜜桃| 欧美精品乱码久久久久久按摩| 从欧美一区二区三区| 美女精品自拍一二三四| 亚洲一区精品在线| 中文字幕日本乱码精品影院| 精品国产免费一区二区三区四区| 欧美亚洲综合一区| 91视频在线看| www.欧美.com| 国产伦精品一区二区三区免费迷 | 不卡一卡二卡三乱码免费网站 | 午夜精品爽啪视频| 亚洲欧美乱综合| 亚洲人一二三区| 国产精品三级在线观看| 精品国产91久久久久久久妲己| 欧美久久一二区| 欧美国产乱子伦| 久久久久久电影| 欧美精品一区二区三区蜜臀| 日韩欧美在线观看一区二区三区| 欧美日高清视频| 日韩亚洲欧美在线观看| 91精品麻豆日日躁夜夜躁| 欧美丝袜第三区| 欧美美女网站色| 欧美理论电影在线| 91精品一区二区三区久久久久久| 欧美性生活一区| 欧美人动与zoxxxx乱| 日韩欧美一级片| 久久一区二区三区四区| 国产视频亚洲色图| 国产欧美日韩精品a在线观看| 国产亚洲欧美一级| 国产精品毛片久久久久久久| 亚洲欧美另类久久久精品2019| 亚洲精品久久嫩草网站秘色| 一区二区三区在线视频免费 | 亚洲午夜羞羞片| 婷婷一区二区三区| 久久爱www久久做| 国产高清无密码一区二区三区| 国产一区二区三区电影在线观看 | 国产精品国产三级国产a| 亚洲手机成人高清视频| 亚洲一区av在线| 免费一级欧美片在线观看| 韩国在线一区二区| 成人app在线| 亚洲一区二区三区自拍| 日韩国产高清影视| 国产在线一区二区综合免费视频| 成人av资源站| 欧美日产国产精品| 国产女人18毛片水真多成人如厕 | 欧美三级电影网站| 精品国精品自拍自在线| 中文字幕av在线一区二区三区| 一区二区三区四区在线免费观看 | 欧美一级二级三级乱码| 久久久91精品国产一区二区精品 | 一区二区三区在线视频观看58| 婷婷综合五月天| 国产91在线观看| 91福利在线导航| 精品处破学生在线二十三| 亚洲欧美一区二区三区极速播放| 懂色av中文一区二区三区| 欧洲一区在线电影| 精品国产乱码久久久久久图片| 亚洲天堂免费看| 国产综合色产在线精品| 欧美午夜精品久久久| 国产精品网站导航| 日本不卡视频一二三区| 成人黄色av电影| 精品久久久久一区二区国产| 一区二区三区在线视频播放| 极品少妇xxxx精品少妇偷拍| 欧美日韩一区精品| 国产精品国产三级国产aⅴ无密码| 丝袜美腿亚洲一区| 一本色道久久综合精品竹菊| 久久亚洲精品小早川怜子| 亚洲sss视频在线视频| 成人av网址在线| 久久久国产精华| 老司机精品视频一区二区三区| 色婷婷精品大在线视频| 国产精品免费丝袜| 国产一区二区不卡在线| 日韩欧美电影在线| 亚洲成av人片一区二区三区| 色欧美88888久久久久久影院| 国产午夜精品久久| 国产精品一线二线三线精华| 日韩一区二区三区四区| 亚洲已满18点击进入久久| 91视频xxxx| 国产精品免费免费| 高清beeg欧美| 国产人成亚洲第一网站在线播放| 久久超碰97人人做人人爱| 91精品国产免费| 日韩黄色一级片| 日韩欧美专区在线| 久久精品国产一区二区三| 日韩视频一区二区三区在线播放| 天天综合网天天综合色| 91精品国产品国语在线不卡| 视频一区在线视频|