亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200_emac.html

?? atmel arm9系列的USB與PC通信
?? HTML
?? 第 1 頁 / 共 5 頁
字號:
<tr><td align="CENTER" bgcolor="#FFFFCC">5</td><td align="CENTER"><a name="EMAC_CSR"></a><b>EMAC_CSR</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CSR">AT91C_EMAC_CSR</a></font></td><td><b>Clear statistics registers. </b><br>This bit is write-only. Writing a one clears the statistics registers.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">6</td><td align="CENTER"><a name="EMAC_ISR"></a><b>EMAC_ISR</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_ISR">AT91C_EMAC_ISR</a></font></td><td><b>Increment statistics registers. </b><br>This bit is write-only. Writing a one increments all the statistics registers by one for test purposes.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">7</td><td align="CENTER"><a name="EMAC_WES"></a><b>EMAC_WES</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_WES">AT91C_EMAC_WES</a></font></td><td><b>Write enable for statistics registers. </b><br>Setting this bit to one makes the statistics registers writable for functional test purposes.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">8</td><td align="CENTER"><a name="EMAC_BP"></a><b>EMAC_BP</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_BP">AT91C_EMAC_BP</a></font></td><td><b>Back pressure. </b><br>If this field is set, then in half-duplex mode collisions are forced on all received frames by transmitting 64 bits of data (default pattern).</td></tr>
</null></table>
<a name="EMAC_CFG"></a><h4><a href="#EMAC">EMAC</a>: <i><a href="AT91RM9200_h.html#AT91_REG">AT91_REG</a></i> EMAC_CFG  <i>Network Configuration Register</i></h4><ul><null><font size="-2"><li><b>EMAC</b> <i><a href="AT91RM9200_h.html#AT91C_EMAC_CFG">AT91C_EMAC_CFG</a></i> 0xFFFBC004</font></null></ul><table border=1 cellpadding=0 cellspacing=0 width="100%"><null><th bgcolor="#FFFFCC"><b>Offset</b></th><th bgcolor="#FFFFCC"><b>Name</b></th><th bgcolor="#FFFFCC"><b>Description</b></th><tr><td align="CENTER" bgcolor="#FFFFCC">0</td><td align="CENTER"><a name="EMAC_SPD"></a><b>EMAC_SPD</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_SPD">AT91C_EMAC_SPD</a></font></td><td><b>Speed. </b><br>Set to 1 to indicate 100 Mbit/sec. operation, 0 for 10 Mbit/sec. Has no other functional effect.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">1</td><td align="CENTER"><a name="EMAC_FD"></a><b>EMAC_FD</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_FD">AT91C_EMAC_FD</a></font></td><td><b>Full duplex. </b><br>If set to 1, the transmit block ignores the state of collision and carrier sense and allows receive while transmitting.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">2</td><td align="CENTER"><a name="EMAC_BR"></a><b>EMAC_BR</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_BR">AT91C_EMAC_BR</a></font></td><td><b>Bit rate. </b><br>Optional.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">4</td><td align="CENTER"><a name="EMAC_CAF"></a><b>EMAC_CAF</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CAF">AT91C_EMAC_CAF</a></font></td><td><b>Copy all frames. </b><br>When set to 1, all valid frames are received.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">5</td><td align="CENTER"><a name="EMAC_NBC"></a><b>EMAC_NBC</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_NBC">AT91C_EMAC_NBC</a></font></td><td><b>No broadcast. </b><br>When set to 1, frames addressed to the broadcast address of all ones are not received.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">6</td><td align="CENTER"><a name="EMAC_MTI"></a><b>EMAC_MTI</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_MTI">AT91C_EMAC_MTI</a></font></td><td><b>Multicast hash enable</b><br>When set multicast frames are received when six bits of the CRC of the destination address point to a bit that is set in the hash register.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">7</td><td align="CENTER"><a name="EMAC_UNI"></a><b>EMAC_UNI</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_UNI">AT91C_EMAC_UNI</a></font></td><td><b>Unicast hash enable. </b><br>When set, unicast frames are received when six bits of the CRC of the destination address point to a bit that is set in the hash register.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">8</td><td align="CENTER"><a name="EMAC_BIG"></a><b>EMAC_BIG</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_BIG">AT91C_EMAC_BIG</a></font></td><td><b>Receive 1522 bytes. </b><br>When set, the MAC receives up to 1522 bytes. Normally the MAC receives frames up to 1518 bytes in length.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">9</td><td align="CENTER"><a name="EMAC_EAE"></a><b>EMAC_EAE</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_EAE">AT91C_EMAC_EAE</a></font></td><td><b>External address match enable. </b><br>Optional.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">11..10</td><td align="CENTER"><a name="EMAC_CLK"></a><b>EMAC_CLK</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CLK">AT91C_EMAC_CLK</a></font></td><td><b></b><br>The system clock (HCLK) is divided down to generate MDC (the clock for the MDIO). To conform with IEEE standard 802.3 MDC must not exceed 2.5 MHz. At reset this field is set to 10 so that HCLK is divided by 32.<font size="-1"><table bgcolor="#E3F2FF" border=1 cellpadding=0 cellspacing=0 width="100%"><null><th><b>Value</b></th><th><b>Label</b></th><th><b>Description</b></th><tr><td align="CENTER">0</td><td align="CENTER"><a name="EMAC_CLK_HCLK_8"></a><b>EMAC_CLK_HCLK_8</b><font size="-1"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CLK_HCLK_8">AT91C_EMAC_CLK_HCLK_8</a></font></td><td><br>HCLK divided by 8</td></tr>
<tr><td align="CENTER">1</td><td align="CENTER"><a name="EMAC_CLK_HCLK_16"></a><b>EMAC_CLK_HCLK_16</b><font size="-1"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CLK_HCLK_16">AT91C_EMAC_CLK_HCLK_16</a></font></td><td><br>HCLK divided by 16</td></tr>
<tr><td align="CENTER">2</td><td align="CENTER"><a name="EMAC_CLK_HCLK_32"></a><b>EMAC_CLK_HCLK_32</b><font size="-1"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CLK_HCLK_32">AT91C_EMAC_CLK_HCLK_32</a></font></td><td><br>HCLK divided by 32</td></tr>
<tr><td align="CENTER">3</td><td align="CENTER"><a name="EMAC_CLK_HCLK_64"></a><b>EMAC_CLK_HCLK_64</b><font size="-1"><br><a href="AT91RM9200_h.html#AT91C_EMAC_CLK_HCLK_64">AT91C_EMAC_CLK_HCLK_64</a></font></td><td><br>HCLK divided by 64</td></tr>
</null></table></font>
</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">12</td><td align="CENTER"><a name="EMAC_RTY"></a><b>EMAC_RTY</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_RTY">AT91C_EMAC_RTY</a></font></td><td><b></b><br>Retry test. When set, the time between frames is always one time slot. For test purposes only. Must be cleared for normal operation.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">13</td><td align="CENTER"><a name="EMAC_RMII"></a><b>EMAC_RMII</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_RMII">AT91C_EMAC_RMII</a></font></td><td><b></b><br>When set, this bit enables the RMII operation mode. When reset, it selects the MII mode.</td></tr>
</null></table>
<a name="EMAC_SR"></a><h4><a href="#EMAC">EMAC</a>: <i><a href="AT91RM9200_h.html#AT91_REG">AT91_REG</a></i> EMAC_SR  <i>Network Status Register</i></h4><ul><null><font size="-2"><li><b>EMAC</b> <i><a href="AT91RM9200_h.html#AT91C_EMAC_SR">AT91C_EMAC_SR</a></i> 0xFFFBC008</font></null></ul><table border=1 cellpadding=0 cellspacing=0 width="100%"><null><th bgcolor="#FFFFCC"><b>Offset</b></th><th bgcolor="#FFFFCC"><b>Name</b></th><th bgcolor="#FFFFCC"><b>Description</b></th><tr><td align="CENTER" bgcolor="#FFFFCC">1</td><td align="CENTER"><a name="EMAC_MDIO"></a><b>EMAC_MDIO</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_MDIO">AT91C_EMAC_MDIO</a></font></td><td><b></b><br>0 = MDIO pin is not set<br>1 = MDIO pin set</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">2</td><td align="CENTER"><a name="EMAC_IDLE"></a><b>EMAC_IDLE</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_IDLE">AT91C_EMAC_IDLE</a></font></td><td><b></b><br>0 = PHY logic is idle<br>1 = PHY logic is running</td></tr>
</null></table>
<a name="EMAC_TAR"></a><h4><a href="#EMAC">EMAC</a>: <i><a href="AT91RM9200_h.html#AT91_REG">AT91_REG</a></i> EMAC_TAR  <i>Transmit Address Register</i></h4><ul><null><font size="-2"><li><b>EMAC</b> <i><a href="AT91RM9200_h.html#AT91C_EMAC_TAR">AT91C_EMAC_TAR</a></i> 0xFFFBC00C</font></null></ul><br>Transmit address register. Written with the address of the frame to be transmitted, read as the base address of the buffer being accessed by the transmit FIFO. Note that if the two least significant bits are not zero, transmit starts at the byte indicated.<a name="EMAC_TCR"></a><h4><a href="#EMAC">EMAC</a>: <i><a href="AT91RM9200_h.html#AT91_REG">AT91_REG</a></i> EMAC_TCR  <i>Transmit Control Register</i></h4><ul><null><font size="-2"><li><b>EMAC</b> <i><a href="AT91RM9200_h.html#AT91C_EMAC_TCR">AT91C_EMAC_TCR</a></i> 0xFFFBC010</font></null></ul><table border=1 cellpadding=0 cellspacing=0 width="100%"><null><th bgcolor="#FFFFCC"><b>Offset</b></th><th bgcolor="#FFFFCC"><b>Name</b></th><th bgcolor="#FFFFCC"><b>Description</b></th><tr><td align="CENTER" bgcolor="#FFFFCC">10..0</td><td align="CENTER"><a name="EMAC_LEN"></a><b>EMAC_LEN</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_LEN">AT91C_EMAC_LEN</a></font></td><td><b></b><br>Transmit frame length. This register is written to the number of bytes to be transmitted excluding the four CRC bytes unless the no CRC bit is asserted. Writing these bits to any non-zero value initiates a transmission. If the value is greater than 1514 (1518 if no CRC is being generated), an oversize frame is transmitted. This field is buffered so that a new frame can be queued while the previous frame is still being transmitted. Must always be written in address-then-length order. Reads as the total number of bytes to be transmitted (i.e., this value does not change as the frame is transmitted.) Frame transmis-sion does not start until two 32-bit words have been loaded into the transmit FIFO. The length must be great enough to ensure two words are loaded.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">15</td><td align="CENTER"><a name="EMAC_NCRC"></a><b>EMAC_NCRC</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_NCRC">AT91C_EMAC_NCRC</a></font></td><td><b></b><br>No CRC. If this bit is set, it is assumed that the CRC is included in the length being written in the low-order bits and the MAC does not append CRC to the transmitted frame. If the buffer is not at least 64 bytes long, a short frame is sent. This field is buffered so that a new frame can be queued while the previous frame is still being transmitted. Reads as the value of the frame currently being transmitted.</td></tr>
</null></table>
<a name="EMAC_TSR"></a><h4><a href="#EMAC">EMAC</a>: <i><a href="AT91RM9200_h.html#AT91_REG">AT91_REG</a></i> EMAC_TSR  <i>Transmit Status Register</i></h4><ul><null><font size="-2"><li><b>EMAC</b> <i><a href="AT91RM9200_h.html#AT91C_EMAC_TSR">AT91C_EMAC_TSR</a></i> 0xFFFBC014</font></null></ul><table border=1 cellpadding=0 cellspacing=0 width="100%"><null><th bgcolor="#FFFFCC"><b>Offset</b></th><th bgcolor="#FFFFCC"><b>Name</b></th><th bgcolor="#FFFFCC"><b>Description</b></th><tr><td align="CENTER" bgcolor="#FFFFCC">0</td><td align="CENTER"><a name="EMAC_OVR"></a><b>EMAC_OVR</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_OVR">AT91C_EMAC_OVR</a></font></td><td><b></b><br>Ethernet transmit buffer overrun. Software has written to the Transmit Address Register (ETH_TAR) or Transmit Control Register (ETH_TCR) when bit BNQ was not set. Cleared by writing a one to this bit.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">1</td><td align="CENTER"><a name="EMAC_COL"></a><b>EMAC_COL</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_COL">AT91C_EMAC_COL</a></font></td><td><b></b><br>Collision occurred. Set by the assertion of collision. Cleared by writing a one to this bit.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">2</td><td align="CENTER"><a name="EMAC_RLE"></a><b>EMAC_RLE</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_RLE">AT91C_EMAC_RLE</a></font></td><td><b></b><br>Retry limit exceeded. Cleared by writing a one to this bit.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">3</td><td align="CENTER"><a name="EMAC_TXIDLE"></a><b>EMAC_TXIDLE</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_TXIDLE">AT91C_EMAC_TXIDLE</a></font></td><td><b></b><br>Transmitter Idle. Asserted when the transmitter has no frame to transmit. Cleared when a length is written to transmit frame length portion of the Transmit Control register. This bit is read-only.</td></tr>
<tr><td align="CENTER" bgcolor="#FFFFCC">4</td><td align="CENTER"><a name="EMAC_BNQ"></a><b>EMAC_BNQ</b><font size="-2"><br><a href="AT91RM9200_h.html#AT91C_EMAC_BNQ">AT91C_EMAC_BNQ</a></font></td><td><b></b><br>Ethernet transmit buffer not queued. Software may write a new buffer address and length to the transmit DMA controller when set. Cleared by having one frame ready to transmit and another in the process of being transmitted. This bit is read-only.</td></tr>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本韩国精品一区二区在线观看| 亚洲日本欧美天堂| 日韩欧美一卡二卡| 色综合久久综合网| 国产精品久久久久aaaa| 久久蜜桃一区二区| 精品盗摄一区二区三区| 国产精品中文欧美| 经典三级在线一区| 久久影院午夜论| 奇米精品一区二区三区在线观看| 午夜伦理一区二区| 日韩综合小视频| 美女一区二区三区| 欧美xxxxxxxx| 国产精品一卡二| 成人av资源网站| 亚洲成年人影院| 午夜影视日本亚洲欧洲精品| 国产清纯在线一区二区www| 欧美极品美女视频| 一本久久综合亚洲鲁鲁五月天| 99久久99久久免费精品蜜臀| 一区二区三区四区激情 | 九九精品一区二区| 丁香网亚洲国际| 欧美激情一区二区三区| 色综合久久66| 91精品国模一区二区三区| 精品国精品国产| 亚洲人精品午夜| 久久久亚洲精华液精华液精华液| 中文久久乱码一区二区| 欧美色图在线观看| 欧美白人最猛性xxxxx69交| 国产欧美精品在线观看| 欧美猛男gaygay网站| 亚洲精品一区二区三区影院| 色综合天天综合狠狠| 国产麻豆精品在线观看| 亚洲国产va精品久久久不卡综合| 久久久精品影视| 日韩精品中文字幕在线一区| 一色桃子久久精品亚洲| 免费视频最近日韩| caoporn国产精品| 免费成人在线观看| 91欧美一区二区| 久久亚洲私人国产精品va媚药| 亚洲天堂免费在线观看视频| 日韩欧美一卡二卡| 精品国产伦一区二区三区观看方式| 中文欧美字幕免费| 国产美女精品一区二区三区| 欧美撒尿777hd撒尿| 成人午夜视频在线| 欧美xingq一区二区| 亚洲自拍另类综合| 成人免费毛片嘿嘿连载视频| 欧美xxxx在线观看| 奇米在线7777在线精品| 在线观看一区二区视频| 中文字幕日韩一区| 欧美va亚洲va| 香蕉av福利精品导航| 91日韩精品一区| 综合色天天鬼久久鬼色| 成人夜色视频网站在线观看| 日韩精品专区在线| 美女一区二区视频| 亚洲美女视频一区| 日韩区在线观看| 亚洲色图欧美偷拍| 成人丝袜18视频在线观看| 精品国产一区二区精华| 免费人成精品欧美精品| 亚洲高清免费在线| 一本久道久久综合中文字幕| 国产成人免费视频网站| 精品免费日韩av| 日韩欧美三级在线| 日韩精品电影一区亚洲| 亚洲美女免费在线| 97久久精品人人做人人爽50路| 五月婷婷色综合| 国产成人8x视频一区二区 | 欧美三级乱人伦电影| 亚洲欧美一区二区三区国产精品| 成人av免费观看| 麻豆精品一区二区| 欧美大片拔萝卜| 麻豆传媒一区二区三区| 日韩国产欧美在线观看| 日韩欧美二区三区| 日韩视频一区二区在线观看| 日韩精品91亚洲二区在线观看 | 在线观看欧美黄色| 亚洲国产日日夜夜| 欧美日韩免费电影| 奇米一区二区三区| 精品国产乱码久久久久久免费 | 欧美无砖专区一中文字| 亚洲午夜久久久久中文字幕久| 欧美日精品一区视频| 蜜臀av性久久久久蜜臀aⅴ流畅| 日韩国产欧美在线观看| 精品一区精品二区高清| 欧美国产激情一区二区三区蜜月| a美女胸又www黄视频久久| 亚洲一卡二卡三卡四卡五卡| 日韩一级大片在线观看| 国产日产欧美一区二区三区| 成人免费毛片片v| 欧美高清性hdvideosex| 久久99久久久欧美国产| 中文字幕第一区第二区| 欧美三级韩国三级日本一级| 日韩精品一二三区| 国产日本一区二区| 欧美视频在线不卡| 91精品麻豆日日躁夜夜躁| 日韩免费视频线观看| 91精品国产欧美一区二区18 | 亚洲无线码一区二区三区| 丁香婷婷综合激情五月色| 中文字幕在线一区| 综合欧美亚洲日本| 亚洲综合一区二区三区| 欧美日韩视频一区二区| 国产真实精品久久二三区| 亚洲视频一区二区免费在线观看| 天天操天天综合网| 国产裸体歌舞团一区二区| 亚洲成人在线观看视频| 国产精品久久久久三级| 欧美mv日韩mv亚洲| 日韩av不卡一区二区| 国产精品成人一区二区三区夜夜夜| 欧美成人乱码一区二区三区| 在线亚洲高清视频| 国产精品日产欧美久久久久| 不卡的av电影在线观看| 一区二区三区在线视频观看| 精品三级av在线| 91 com成人网| 国产午夜精品福利| 91麻豆精品国产91久久久久| 五月婷婷综合激情| 2020日本不卡一区二区视频| 欧美一区二区三区视频在线| 视频一区二区三区中文字幕| 精品精品国产高清a毛片牛牛| 日本福利一区二区| 99久久免费精品高清特色大片| 国产精品一二三四五| 国产一区二区三区综合| 蜜臀av性久久久久蜜臀av麻豆| 欧美日韩一区久久| 欧美一区二区视频在线观看| 蜜桃av一区二区在线观看| 久久这里只有精品6| 中文字幕一区在线观看| 欧美一区二区三区在线看| 国产99久久久久久免费看农村| 国产精品一级黄| 91丨国产丨九色丨pron| 久久久久九九视频| 51精品秘密在线观看| 欧美成人a视频| 欧美亚洲免费在线一区| 成人中文字幕在线| 午夜视频一区二区| 日韩欧美卡一卡二| 麻豆一区二区99久久久久| 欧美丰满少妇xxxbbb| 91国偷自产一区二区三区观看| 亚洲男帅同性gay1069| 激情文学综合丁香| 国产精品色噜噜| 2023国产精品| 久久99久久99小草精品免视看| 亚洲欧美日韩中文字幕一区二区三区 | 中文字幕在线不卡国产视频| 26uuu国产一区二区三区| 亚洲国产精品视频| 亚洲免费av网站| 精品av综合导航| 精品一区二区三区欧美| 久久精品av麻豆的观看方式| 欧美视频在线观看一区二区| 亚洲成人激情av| 欧美肥妇毛茸茸| 欧美日韩激情一区二区| 久久天堂av综合合色蜜桃网| 久久成人免费电影| 日本不卡一区二区三区| www一区二区| 国产视频在线观看一区二区三区| 色综合久久久久网| 欧美极品美女视频|