?? 引腳圖.txt
字號:
Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 04/04/2005 14:00:05
Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
dual_ram_gdf
EPM7032LC44-6 20 3 0 3 1 9 %
User Pins: 20 3 0
?Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
** FILE HIERARCHY **
|74688:44|
|74138:5|
|74138:4|
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
***** Logic for device 'dual_ram_gdf' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
I I A V G G G G G
O O E C N N N N N A A
R W N C D D D D D 4 5
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
A19 | 7 39 | P/Q
A18 | 8 38 | RAM_CE
A17 | 9 37 | A6
GND | 10 36 | A7
A16 | 11 35 | VCC
A12 | 12 EPM7032LC44-6 34 | SEM_OK
A11 | 13 33 | RESERVED
A10 | 14 32 | RESERVED
VCC | 15 31 | RESERVED
A9 | 16 30 | GND
A8 | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
A A A A G V R R R R R
0 1 2 3 N C E E E E E
D C S S S S S
E E E E E
R R R R R
V V V V V
E E E E E
D D D D D
N.C. = No Connect, This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 16/16(100%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 3/16( 18%) 7/16( 43%) 1/16( 6%) 20/36( 55%)
Total dedicated input pins used: 0/4 ( 0%)
Total I/O pins used: 23/32 ( 71%)
Total logic cells used: 3/32 ( 9%)
Total shareable expanders used: 1/32 ( 3%)
Total Turbo logic cells used: 3/32 ( 9%)
Total shareable expanders not available (n/a): 0/32 ( 0%)
Average fan-in: 12.33
Total fan-in: 37
Total input pins required: 20
Total output pins required: 3
Total bidirectional pins required: 0
Total logic cells required: 3
Total flipflops required: 0
Total product terms required: 5
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 1
Synthesized logic cells: 0/ 32 ( 0%)
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
4 (1) (A) INPUT 0 0 0 0 0 1 0 AEN
18 (13) (A) INPUT 0 0 0 0 0 2 0 A0
19 (14) (A) INPUT 0 0 0 0 0 2 0 A1
20 (15) (A) INPUT 0 0 0 0 0 2 0 A2
21 (16) (A) INPUT 0 0 0 0 0 2 0 A3
41 (17) (B) INPUT 0 0 0 0 0 2 0 A4
40 (18) (B) INPUT 0 0 0 0 0 2 0 A5
37 (21) (B) INPUT 0 0 0 0 0 2 0 A6
36 (22) (B) INPUT 0 0 0 0 0 2 0 A7
17 (12) (A) INPUT 0 0 0 0 0 2 0 A8
16 (11) (A) INPUT 0 0 0 0 0 2 0 A9
14 (10) (A) INPUT 0 0 0 0 0 2 0 A10
13 (9) (A) INPUT 0 0 0 0 0 2 0 A11
12 (8) (A) INPUT 0 0 0 0 0 2 0 A12
11 (7) (A) INPUT 0 0 0 0 0 2 0 A16
9 (6) (A) INPUT 0 0 0 0 0 2 0 A17
8 (5) (A) INPUT 0 0 0 0 0 2 0 A18
7 (4) (A) INPUT 0 0 0 0 0 2 0 A19
6 (3) (A) INPUT 0 0 0 0 0 1 0 IOR
5 (2) (A) INPUT 0 0 0 0 0 1 0 IOW
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
39 19 B OUTPUT t 0 0 0 4 0 0 0 P/Q
38 20 B OUTPUT t 1 0 0 20 0 0 0 RAM_CE
34 23 B OUTPUT t 0 0 0 13 0 0 0 SEM_OK
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+----- LC19 P/Q
| +--- LC20 RAM_CE
| | +- LC23 SEM_OK
| | |
| | | Other LABs fed by signals
| | | that feed LAB 'B'
LC | | | | A B | Logic cells that feed LAB 'B':
Pin
4 -> - * - | - * | <-- AEN
18 -> - * * | - * | <-- A0
19 -> - * * | - * | <-- A1
20 -> - * * | - * | <-- A2
21 -> - * * | - * | <-- A3
41 -> - * * | - * | <-- A4
40 -> - * * | - * | <-- A5
37 -> - * * | - * | <-- A6
36 -> - * * | - * | <-- A7
17 -> - * * | - * | <-- A8
16 -> - * * | - * | <-- A9
14 -> - * * | - * | <-- A10
13 -> - * * | - * | <-- A11
12 -> - * * | - * | <-- A12
11 -> * * - | - * | <-- A16
9 -> * * - | - * | <-- A17
8 -> * * - | - * | <-- A18
7 -> * * - | - * | <-- A19
6 -> - * - | - * | <-- IOR
5 -> - * - | - * | <-- IOW
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
?Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** EQUATIONS **
AEN : INPUT;
A0 : INPUT;
A1 : INPUT;
A2 : INPUT;
A3 : INPUT;
A4 : INPUT;
A5 : INPUT;
A6 : INPUT;
A7 : INPUT;
A8 : INPUT;
A9 : INPUT;
A10 : INPUT;
A11 : INPUT;
A12 : INPUT;
A16 : INPUT;
A17 : INPUT;
A18 : INPUT;
A19 : INPUT;
IOR : INPUT;
IOW : INPUT;
-- Node name is 'P/Q'
-- Equation name is 'P/Q', location is LC019, type is output.
P/Q = LCELL( _EQ001 $ VCC);
_EQ001 = A16 & !A17 & A18 & A19;
-- Node name is 'RAM_CE'
-- Equation name is 'RAM_CE', location is LC020, type is output.
RAM_CE = LCELL( _EQ002 $ _EQ003);
_EQ002 = !AEN & !A0 & !A1 & !A2 & !A3 & !A4 & !A5 & !A6 & !A7 & !A8 & !A9 &
!A10 & !A11 & A12 & A16 & !A17 & A18 & A19 & IOR & IOW;
_EQ003 = _X001;
_X001 = EXP(!AEN & A16 & !A17 & A18 & A19 & IOR & IOW);
-- Node name is 'SEM_OK'
-- Equation name is 'SEM_OK', location is LC023, type is output.
SEM_OK = LCELL( _EQ004 $ VCC);
_EQ004 = !A0 & !A1 & !A2 & !A3 & !A4 & !A5 & !A6 & !A7 & !A8 & !A9 & !A10 &
!A11 & A12;
-- Shareable expanders that are duplicated in multiple LABs:
-- (none)
?Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Standard
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'MAX7000' family
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
PARALLEL_EXPANDERS = off
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SOFT_BUFFER_INSERTION = on
SUBFACTOR_EXTRACTION = on
TURBO_BIT = on
XOR_SYNTHESIS = on
IGNORE_SOFT_BUFFERS = off
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
One-Hot State Machine Encoding = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = on
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:01
Fitter 00:00:00
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 3,241K
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -