?? dual_ram_gdf.rpt
字號(hào):
Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/09/2005 16:21:00
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
dual_ram_gdf
EPM7032SLC44-10 20 3 0 3 1 9 %
User Pins: 20 3 0
Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
dual_ram_gdf@4 AEN
dual_ram_gdf@18 A0
dual_ram_gdf@19 A1
dual_ram_gdf@20 A2
dual_ram_gdf@14 A3
dual_ram_gdf@16 A4
dual_ram_gdf@17 A5
dual_ram_gdf@36 A6
dual_ram_gdf@37 A7
dual_ram_gdf@40 A8
dual_ram_gdf@41 A9
dual_ram_gdf@21 A10
dual_ram_gdf@26 A11
dual_ram_gdf@12 A12
dual_ram_gdf@11 A16
dual_ram_gdf@9 A17
dual_ram_gdf@8 A18
dual_ram_gdf@25 A19
dual_ram_gdf@6 IOR
dual_ram_gdf@5 IOW
dual_ram_gdf@39 P/Q
dual_ram_gdf@28 RAM_CE
dual_ram_gdf@34 SEM_OK
Project Information e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
** FILE HIERARCHY **
|74688:44|
|74138:5|
|74138:4|
Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
***** Logic for device 'dual_ram_gdf' compiled without errors.
Device: EPM7032SLC44-10
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
I I A V G G G G G
O O E C N N N N N A A
R W N C D D D D D 9 8
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | P/Q
A18 | 8 38 | #TDO
A17 | 9 37 | A7
GND | 10 36 | A6
A16 | 11 35 | VCC
A12 | 12 EPM7032SLC44-10 34 | SEM_OK
#TMS | 13 33 | RESERVED
A3 | 14 32 | #TCK
VCC | 15 31 | RESERVED
A4 | 16 30 | GND
A5 | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
A A A A G V R A A R R
0 1 2 1 N C E 1 1 E A
0 D C S 9 1 S M
E E _
R R C
V V E
E E
D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 16/16(100%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 3/16( 18%) 11/16( 68%) 1/16( 6%) 20/36( 55%)
Total dedicated input pins used: 0/4 ( 0%)
Total I/O pins used: 27/32 ( 84%)
Total logic cells used: 3/32 ( 9%)
Total shareable expanders used: 1/32 ( 3%)
Total Turbo logic cells used: 3/32 ( 9%)
Total shareable expanders not available (n/a): 0/32 ( 0%)
Average fan-in: 12.33
Total fan-in: 37
Total input pins required: 20
Total fast input logic cells required: 0
Total output pins required: 3
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 3
Total flipflops required: 0
Total product terms required: 5
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 1
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: e:\max-plus-file\dual_ram_gdf\dual_ram_gdf.rpt
dual_ram_gdf
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
4 (1) (A) INPUT 0 0 0 0 0 1 0 AEN
18 (13) (A) INPUT 0 0 0 0 0 2 0 A0
19 (14) (A) INPUT 0 0 0 0 0 2 0 A1
20 (15) (A) INPUT 0 0 0 0 0 2 0 A2
14 (10) (A) INPUT 0 0 0 0 0 2 0 A3
16 (11) (A) INPUT 0 0 0 0 0 2 0 A4
17 (12) (A) INPUT 0 0 0 0 0 2 0 A5
36 (22) (B) INPUT 0 0 0 0 0 2 0 A6
37 (21) (B) INPUT 0 0 0 0 0 2 0 A7
40 (18) (B) INPUT 0 0 0 0 0 2 0 A8
41 (17) (B) INPUT 0 0 0 0 0 2 0 A9
21 (16) (A) INPUT 0 0 0 0 0 2 0 A10
26 (30) (B) INPUT 0 0 0 0 0 2 0 A11
12 (8) (A) INPUT 0 0 0 0 0 2 0 A12
11 (7) (A) INPUT 0 0 0 0 0 2 0 A16
9 (6) (A) INPUT 0 0 0 0 0 2 0 A17
8 (5) (A) INPUT 0 0 0 0 0 2 0 A18
25 (31) (B) INPUT 0 0 0 0 0 2 0 A19
6 (3) (A) INPUT 0 0 0 0 0 1 0 IOR
5 (2) (A) INPUT 0 0 0 0 0 1 0 IOW
Code:
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -